# Accelerating AI: A Comparative Analysis of GPUs, TPUs, and their Performance

Abel Haris Harsono\*, Arnav Varshney<sup>†</sup>, Filbert David Tejalaksana<sup>‡</sup>

Department of Electrical and Electronic Engineering

The University of Hong Kong

Hong Kong

{ u3583434\*, arnav<sup>†</sup>, f1lbert<sup>‡</sup> }@connect.hku.hk

Abstract—This document is a model and instructions for Lagarantees. This and the IEEEtran.cls file define the components of your paper [title, text, heads, etc.]. \*CRITICAL: Do Not Use Symbols, Special Characters, Footnotes, or Math in Paper Title or Abstract.

Index Terms—component, formatting, style, styling, insert

## I. INTRODUCTION

Deep learning algorithms, particularly neural networks with millions of parameters, have demonstrated exceptional capabilities in solving complex tasks such as image recognition, speech synthesis, and language translation. However, the computational demands of training and deploying these models pose significant challenges for traditional CPUs (Central Processing Units) and even Graphics Processing Units (GPUs). To address this issue, specialized hardware accelerators specifically designed for deep learning workloads have gained immense popularity such as Google's Tensor Processing Unit (TPU).

Google's TPUv4, Nvidia's A100 GPU, and AMD's Radeon VII GPU have emerged as prominent contenders in the market, representing cutting-edge architectures tailored to accelerate deep learning tasks. While both platforms aim to deliver high performance, they adopt different approaches to achieve optimal efficiency. The TPU is a custom-built application-specific integrated circuit (ASIC) designed by Google, while the A100 leverages the Ampere architecture from Nvidia.

This paper presents a detailed comparative analysis of Google's TPUv4 and Nvidia's A100, focusing on their architectural characteristics, computational capabilities, memory systems, and power efficiency. Furthermore, the performance of several accelerators (both GPUs and TPUs) is evaluated across computation-intensive operations (CIOs) and a range of deep learning benchmarks. A brief discussion on the impact of each platform's design choices on the overall performance and usability is also provided.

Finally, the paper is concluded with a brief outline on potential avenues for future research in the field of deep learning hardware accelerators. The results of this comparative study will aid researchers, developers, and practitioners in making informed decisions when selecting the most appropriate platform for their specific deep learning requirements. Furthermore, the problems revealed in the evaluation results

would prove useful in hardware and software design iterations for further optimization.

#### II. NVIDIA A100 TENSOR CORE GPU

## A. Introduction

Deep neural networks are usually composed of sequential interconnected layers [2]. This structure allows for extreme parallelism as computations are broken into smaller chunks, albeit still dependent on its previous layers. Each layer in a neural network takes in an activation tensor as well as a weight tensor. An activation tensor represents the output of a single node in the layer, while a weight tensor represents the learning parameters in the network. The computation between the two tensors involves a mathematical expression similar to matrix multiplications, outputting an activation tensor fed on to the next layer.

## B. SM Core

The structure of the A100's Streaming Multiprocessor (SM) core works via a 5-step process [6]. The A100's memory hierarchy starts with the off-chip DRAM [4]. The DRAM provides global access to resources for the SMs. Data is first loaded from the DRAM into the on-chip L2 cache, acting as a large pool of shared memory accessible by all SMs. An asynchronous instruction will then be used to partition the data resource for SMEM usage individually and concurrently without blocking the main execution pipeline. Think of the instruction as an asynchronous implicit duplicate instruction that allows data to be loaded directly from the main memory into a shared memory. The SMEM connects to the tensor cores via a register file, which acts as a high-speed buffer location, allowing tensor cores to efficiently read and write data to and from the SMEM.

To provide context for the specific design of the A100, its predecessor, the V100 can be examined. The V100 works with a 7-step process. In the same fashion, data is loaded into an L2 cache from the DRAM, but instead of a direct connection to the SMEM, the V100 requires an additional layer of caching. By having a dedicated L1 cache per SM, the V100 can make better use of the available memory bandwidth. Each SM can access its own L1 cache independently, reducing contention and improving overall throughput. The V100 lacks the asynchronous "load and store" instruction in its instruction



Fig. 1. V100 vs. A100 structure.

set; thus it requires an explicit "write" instruction to the SMEM to transfer data.



Fig. 2. V100 vs. A100 sparsity.

The simplification of the V100 design into the A100 is actually caused by the massive throughput of the tensor core itself. In both the V100 and A100 designs, the neural network workloads break down each tile into four smaller workable tiles that can be processed in parallel. A 32-thread warp will then process each of those tiles. The V100 tensor cores were designed to work with 8-thread granularity, meaning each tensor core operation would process eight threads simultaneously, while the A100 works with 32-thread granularity. "Fig. 1" shows the structure of the V100 and A100, while "Fig. 2" shows the sparsity of the V100 and A100, comparing the V100's and A100's standard operation with multiple data types. The data types given such as TF32 and TF16 are much more efficient in using tensor-accelerated math than its floating point counterparts, having the same exponent range, albeit less precision.

The 8-thread granularity of the V100's individual network tiles forces it to have a proportionally higher number of load from memory and lower bandwidth in the SMEM, since the 8-thread granularity combined with the fact that data has to move from the L2 cache, to the L1 cache and then to the SMEM, results in higher number of memory access operations per tile. Reorganizing the A100 to use 32-thread granularity allows it to process a full warp of 32 threads all at once, coupled with

improvements in memory access, changed the memory access count from 1 L1 read, 1 SMEM write and 4 SMEM reads into just two SMEM reads per tile. This reduction in memory access simplifies the data path by relying more on the higher bandwidth SMEM connecting directly without intermediary storage.

## C. L2 Cache

An L2 cache in the A100 is a globally shared resource for the SMs. The A100 divides its L2 cache partitions into two distinct partitions: high-bandwidth access and low latency memory access. The cache allows for a significant increase in machine learning workloads, with larger datasets and models now being able to be cached and repeatedly hit, contrasting to the V100 requiring slower reading and writing, from and to the HBM2 memory. The prime enabler of the partition is the L2 Cache Residency Control. The residency control basically enables a partition of the cache to be used for persistent data access. The A100 employs two key mechanisms to manage persistent accesses to the L2 cache:

- 1) Address-based Persistent Window: Specified address range or "window" will be cached instead of caching a single address and designated to be resident. Read and write access would be a guaranteed hit in the window. This method benefits from array-like or consecutive structures such as neural network parameters.
- 2) Per-Memory-Operation Persistent Control: The residency control exposes control over Individual memory accesses to be tagged as persistent by the user, otherwise individual access will not be tagged. These two persistent access mechanisms work together to optimize the utilization of the L2 cache. Cache Residency only allows cache tagging when there is "group access" to a particular address at a close time, while individual memory access will bypass cache, or can be controlled directly by user to persist.

#### D. DRAM

The A100 DRAM uses HBM2 memory technology. The DRAM consists of five of these HBM2 memory stacks, laid vertically and connected to the GPU die via high-speed interconnects. The tight integration reduces memory latency, power consumption, and its compact stack design aids in the memory having a smaller physical footprint compared to traditional GDDR memory.

### E. Closing

The NVIDIA A100 GPU marks a significant advancement in GPU architecture, leveraging innovative hardware designs. From streamlining its preceding 7-step process of the SM core to a 5-step process, to including compression and residency algorithms to the cache, and introducing asynchronous partitioning instruction to enable direct data transfer to high-bandwidth SMEM.

#### III. TENSOR PROCESSING UNIT

## A. Introduction

A TPU is similar in nature to a GPU or even that of a CPU: they are the ones who are performing the computations within a system. What distinguish the TPU from the rest is how and what kind of computations are being carried out. While GPUs and CPUs are considered general purpose, TPUs are an application-specific integrated circuit (ASIC) [3]. Developed by Google, they are built to accelerate performance of Machine Learning (ML) related applications, particularly their linear algebraic processes that involve matrices. This is also reflected by the hardware incorporated into them. As a consequence, however, they cannot do much else, at least not efficiently. The Tensor Processing Unit (TPU) has currently evolved to its fifth version. However, for the purposes of this work, only TPUv4 will be discussed, highlighting its important features.

#### B. Structure

There are 2 main components to a TPU chip: High Bandwidth Memory (HBM) and the Tensor Cores (TC). The HBM is an on-chip memory allowing for larger models and bigger batch sizes to utilize. The TCs on the other hand consist of many multiply-accumulators; the special hardware that allows for an increase in speed for the matrix-related operations. These multiply-accumulators are all arranged in an array-like structure, called the systolic array structure, within the chip.

Google's TPU machine consists of thousands of these TPU chips (as of TPUv4, there are 4096 chips placed inside). Within the machine itself, the chips are arranged physically as separate 4 x 4 x 4 cube but the inner networking between the chips, their logical connection, is more flexible and can be defined by the user. For instance, by default, the connections would resemble a torus. Furthermore, within this system, a CPU is also in use. With TPUv4, there is one CPU for every 4 TPU chips resulting in around 1000 CPUs in total.

The TPU works by first loading parameters from the HBM into individual multiply-accumulators and then feed the data/input/activation to one row/column of the array-like architecture. The results of one computation feed the next one, and so on, similar to how a ripple-carry adder works.

## C. TPUv4

The main improvements introduced by TPUv4 mainly handle around the subject of scale and reliability using Google's very own advancement in optical switches [5]. Additionally, just as any other kind of iteration, the TPUv4 also improves certain aspects of the system. For example, the storage of embeddings is dealt by introducing appropriate hardware architectures and a way that allows for a better compatibility between hardware and the model was also introduced.

1) Reconfigurable Optical Switches: The TPUv4 is equipped with 4096 TPU chips. While this quantity might not appear significant, it becomes noteworthy when contrasted with the TPUv3, which only had 1024 chips. The sheer size of the TPUv4 renders electrical switches useless due to "electrical interconnect" limitations. To solve this, optical switches were

used. In particular, Google's Palomar Optically Configurable Switches (OCS). They are based on Micro-Electro-Mechanical Systems that can send light both ways in a fiber by employing what is called a "circulator".



Fig. 3. OCS Architecture.

"Fig.3" illustrates how the OCSs are connected. This cube, a 4 x 4 x 4, is part of the TPU machine that consists of many TPU chips that must be connected to the OCS. A cubic arrangement of 64 chips is considered due to nicer bisection bandwidth and for convenience in storage. To connect, each side and its corresponding opposite side of the cube are connected to the same OCS. In total, for TPUv4, there are typically 3 \* 16 = 48 OCSs for a single machine.

The OCS brings a multitude of benefits. The first being availability and deployment benefits. Being flexible and having better performance allows TPUv4 to still provide good services, even when some chips of the system may not be available. And because the OCSs bring some sort of independence to the system (particularly, it made each rack of the machine more independent), not all chips are needed to ensure operability.

Second, the most obvious one, configurability. The OCS greatly simplifies scheduling and networking within the system due to its great switching speed. For instance, it no longer has to search for many contiguous chips during scheduling as required by the previous version and the OCS. It allows modularity between users (the whole system can cater to multiple users) which enhances security. Finally, the logical connection can be easily reconfigured to one's topological needs, typically to exploit different kind of parallelisms (i.e., Data, Model, and Pipeline parallelism), as "rewiring" the system mostly involves reprogramming the routes of the OCS.

2) SparseCore: Like any other computers dealing with ML, this one is for dealing with embedding. In particular, where to store the lookup tables from the embedding process. The main problem here is that the lookup operations will cause a bottleneck for the chips due to memory accesses, interchip communication, etc. As they are more suited for dense arithmetic operation.

In this context, there were two possible solutions: either put it in the CPU or put it in the tensor cores themselves. The CPU approach would introduce a bottleneck during the next iterations by Amdahl's law; in comparison, there is a 4:1 TPUv4 to host CPU ratio. On the other hand, putting it in the TC would be suboptimal due to them being optimized for dense operations. A way out of this is to use both the

HBM and the dedicated Inter-Core Interconnect (ICI) network which are embedded in the chips. With these in mind, comes SparseCore (SC). It is an additional hardware put in the machine for dealing with embedding training. SC uses the HBM and a dedicated ICI network while operating in a sea of cores configuration creating a flat, globally addressable memory space.

Although SC seems to only handle storage of embeddings, it actually behaves almost as a whole package to deal with sparse data related operations. Mainly, it consists of 16 compute tiles and 5 Cross-Channel inputs for performing preprocessing of the sparse input. Each compute tile consists of a fetch unit, Single Instruction Multiple Data (SIMD) Vector Processing Unit, the Sparse Vector Memory for storing data read from the fetch unit, and the flush unit utilized during backward propagation.

3) Platform-Aware Neural Architecture Search: Platform-Aware Neural Architecture Search or PA-NAS has a goal to configure both the ML model and the TPU topology to benefit from each other as much as possible. In particular, with the mention of SC, a model in the TPU might need to use both SC and TC efficiently. PA-NAS optimizes operations related to this to achieve "pareto-optimal performance and quality".

#### IV. Performance Evaluation

## A. Introduction

Over the years, GPUs have served as the primary hardware accelerators for deep learning workloads, offering significant performance improvements over traditional CPUs. This has been further aided by the development of specialized software for high-performance deep learning such as cuDNN and cuBLAS for NVIDIA GPUs and ROCm for AMD GPUs. Only recently, however, TPUs (and TensorFlow) have emerged as a viable alternative to GPUs for deep learning tasks. However, different generations of AI accelerators across different vendors exhibit vastly different performance and energy consumption characteristics. Even with similar on-paper specifications like core clocks, Video random-access memory (VRAM), memory bandwidth, the real-life performance relies heavily on an accelerator's underlying architecture and software (driver) optimizations [7].

Additionally, for server-based deployment, monitoring energy consumption has been vital for DNN training, since long-term electric bills can directly benefit from lower energy consumption. There exist techniques to balance performance and energy consumption such as dynamic voltage and frequency (DVFS) and job scheduling algorithms like First Come, First Served (FCFS) or Shortest Job First (SJF) [1], etc.

Most existing benchmarks exclusively consider either performance or energy consumption for particular accelerators and/or algorithms. Also, there is limited data available for AMD GPUs, despite significant improvements to the ROCm ecosystem. Hence, for the purposes of this work, wide benchmarks for CIOs and real-world tasks such as image recognition, speech recognition and translation tasks are made.

#### B. Preliminaries

1) Deep Models: There exist various types of state-of-theart deep architectures. Convolutional Neural Networks (CNNs) are preferred for image classification and object detection tasks, among which VGG, ResNet, and Inception are widely used.



Fig. 4. The training pipeline of deep neural networks. Note that FP16 will be replaced by bfloat16 when training DNNs on TPUs.

- 2) Mixed Precision Training: The mixed precision training technique uses low-bit floating points to forward and backward during training to maximize hardware utilization. Typically, in mixed precision, FP32 master weights and loss scaling are adopted to avoid FP16's instability. "Fig. 4" shows the training pipeline for DNNs.
- *3) Hardware Setup:* Many-core processors from NVIDIA, AMD, and Google are selected for evaluation. For each vendor, one to three processors are included. The details are presented in "Table I".

# C. Experimental Results

1) Performance of Computation-intensive operations: The GPU and TPU performance and utilization results are shown in "Fig. 5". Among GPUs, P100 has the lowest utilization under all observed workloads. V100 achieves a high 97% utilization for Matmul and 92% for Conv2d under FP32/FP16 precision. With Tensor cores enabled, the utilization of V100(TC) is lower than V100(FP32) by approximately 20%. Highthroughput kernels are used in computation-intensive operations to maximize FLOPS (throughput), as illustrated in "Fig. 5". The performance gap between the CUDA C++ and TensorFlow implementations on Tensor Core is more significant for Conv2d than Matmul. Among GPUs, V100, Titan X, and Radeon VII all achieve optimal FP32 performance and utilization on both operators, demonstrating their highthroughput computing capabilities. TPU V2 nearly reaches full utilization on both operators, with an impressive 99% on

TABLE I HARDWARE SETUP

| Vendor | Accelerator Model | Memory | Theoretical FLOPS   | Memory Bdw | Memory Type | CPU      |
|--------|-------------------|--------|---------------------|------------|-------------|----------|
| NVIDIA | Titan X(Pascal)   | 12 GB  | 11 T (FP32)         | 480.4 GB/s | GDDR5X      | i7-7820X |
|        | Tesla P100        | 16 GB  | 9.5 T (FP32)        | 732.2 GB/s | HBM2        | i7-6800K |
|        | Tesla V100        | 16 GB  | 112 T (Tensor Core) | 897.0 GB/s | HBM2        | i7-6800K |
| AMD    | Radeon VII        | 16 GB  | 13.44 T (FP32)      | 1 TB/s     | HBM2        | i7-4790  |
| Google | TPU v2-8          | 64 GB  | 180 T (bfloat16)    | 600 GB/s   | HBM         | -        |
|        | TPU v3-8          | 128 GB | 420 T (bfloat16)    | 900 GB/s   | HBM         | -        |





Fig. 5. The results of GPU and TPU's performance (FLOPS) and utilization of Matmul and Conv2d operators.

TABLE II
THE AVERAGE UTILIZATION OF TENSORCORE

| DNNs         | Tensor Core Util |  |  |
|--------------|------------------|--|--|
| Resnet50     | 9.2%             |  |  |
| Inception v3 | 6.8%             |  |  |
| Vgg16        | 7.3%             |  |  |
| 2-LayerLSTM  | 3.9%             |  |  |
| DeepSpeech2  | 5.1%             |  |  |
| Transformer  | 4.4%             |  |  |
|              |                  |  |  |

the Conv2d operator, which is significantly better than Tesla V100 with Tensor Core. Therefore, it can be concluded that performance bottlenecks still exist for V100 when Tensor Core is enabled.

2) Performance of End-to-end Training: As depicted in "Fig. 6", among the GPUs tested, Tesla V100 delivers the highest performance for both FP32 and Mixed Precision training. When compared under the same numerical precision, NVIDIA V100 typically outperforms the AMD Radeon VII GPU by a factor of 1.5 to 2. Tesla P100 and Titan X (Pascal), both from NVIDIA, demonstrate similar performance levels,



Fig. 6. The results of performance comparison on GPUs with CNNs. Note that the Titan X GPU runs out of memory when training Inception v3 and batch-size = 128.

which can be attributed to their comparable peak FLOPS and memory bandwidth, as detailed in "Table I". However, the advantage of switching from FP32 Precision to Mixed Precision results in a maximum of 2x higher throughput for V100, with Tensor Core utilization reaching only 9% at most on Resnet50, as per "Table II"—a figure significantly lower than the peak FLOPS. Comparing the two desktop-level GPUs, NVIDIA Titan X (Pascal) and AMD Radeon VII, the latter's peak FLOPS and memory bandwidth are approximately 22% and 52% higher than the former's, respectively. Despite this, Titan X slightly outperforms Radeon VII on Resnet 50. This suggests that there is room for further optimization in the AMD software ecosystem to better leverage the hardware capabilities for various deep learning workloads.

#### D. Evaluation



Fig. 7. The results of performance comparison between Tesla V100 GPU and TPUs.

1) Comparison between GPU and TPU: TPUs and Tesla V100 are among the world's fastest AI accelerators. As shown in "Fig. 7", TPUs surpass the Tesla V100 GPU in performance

for the three models evaluated. TPU V2 and TPU V3 offer 1.6x and 3.75x more FLOPS, but only 0.66x and equal memory bandwidth compared to V100, respectively. When it comes to CNNs (ResNet-50 and Inception v3), TPU V2-8 and TPU V3-8 deliver over 1.5x and 2.7x higher throughput than Tesla V100 with Tensor Cores, respectively. However, for the Transformer architecture, TPU V2-8's performance is nearly on par with the Tesla V100 GPU, while TPU V3-8 is approximately 1.7x faster than the Tesla V100.

2) Limitation of Tensor Cores: The Volta architecture optimizes the convolutional components in a neural network into matrix computations, which are then processed by Tensor Cores using FP16 precision parallel calculations. In end-to-end Mixed Precision training, Tesla V100 (PCIe) performs over twice as well as it does in FP32 training, despite only utilizing 9% of the peak FLOPS of Tensor Core. However, intensive calculations in models like Resnet50 and Transformer make up over 40% of the total calculations. This discrepancy could be attributed to several potential factors: the remaining FP32 low-throughput calculations in Mixed Precision training, the inherently low utilization of Tensor Core, and the limited memory bandwidth.



Fig. 8. Comparison of energy consumption on GPUs.

3) Energy Efficiency of End-to-end Training: The energy consumption of various GPUs is compared across different DNN models in "Fig. 8". Server-level GPUs, namely Tesla V100 and P100, are generally the most energy-efficient. In particular, V100 consumes up to 5.2x less energy than other GPUs due to its significantly higher training throughput with minimal power sacrifice. For Titan X (Pascal) and Radeon VII, increasing the batch size typically enhances resource utilization and training throughput, thereby improving energy efficiency.

#### V. CONTRIBUTION STATEMENT

Abel Haris Harsono: 33.3%Arnav Varshney: 33.3%

• Filbert David Tejalaksana: 33.3%

#### REFERENCES

- [1] V. Chau, X. Chu, H. Liu, and Y.-W. Leung, "Energy Efficient Job Scheduling with DVFS for CPU-GPU Heterogeneous Systems," in Proceedings of the Eighth International Conference on Future Energy Systems, in e-Energy '17.
- [2] J. Choquette, W. Gandhi, O. Giroux, N. Stam, and R. Krashin-sky, "NVIDIA A100 Tensor Core GPU: Performance and Innovation," IEEE Micro, vol. 41, no. 2, pp. 29–35, Mar. 2021, doi: https://doi.org/10.1109/mm.2021.3061394.
- [3] "Introduction to cloud TPU Google Cloud," Google, (accessed Apr. 7, 2024)
- [4] R. Krashinsky, O. Giroux, S. Jones, N. Stam, and S. Ramaswamy, "NVIDIA Ampere Architecture In-Depth," NVIDIA Technical Blog, May 14, 2020. https://doi.org/10.1109/mm.2021.3061394
- [5] N. P. Jouppi et al., TPU v4: An Optically Reconfigurable Supercomputer for Machine Learning with Hardware Support for Embeddings. 2023.
- [6] "NVIDIA Tesla P100." Available: https://images.nvidia.com/pascalarchitecture-whitepaper.pdf
- [7] Y. Wang et al., "Benchmarking the Performance and Energy Efficiency of AI Accelerators for AI Training." arXiv, Oct. 08, 2020. doi: 10.48550/arXiv.1909.06842.