## Types of Instructions

### Types of Instructions

Data Transfer Instructions

| Name     | Mnemonic |
|----------|----------|
| Load     | LD       |
| Store    | ST       |
| Move     | MOV      |
| Exchange | XCH      |
| Input    | IN       |
| Output   | OUT      |
| Push     | PUSH     |
| Pop      | POP      |

Data value is not modified

#### **Data Transfer Instructions**

| Mode              | Assembly  | Register Transfer                         |
|-------------------|-----------|-------------------------------------------|
| Direct address    | LD ADR    | $AC \leftarrow M[ADR]$                    |
| Indirect address  | LD @ADR   | $AC \leftarrow M[M[ADR]]$                 |
| Relative address  | LD \$ADR  | $AC \leftarrow M[PC + ADR]$               |
| Immediate operand | LD #NBR   | AC ← NBR                                  |
| Index addressing  | LD ADR(X) | $AC \leftarrow M[ADR + XR]$               |
| Register          | LD R1     | AC ← R1                                   |
| Register indirect | LD (R1)   | $AC \leftarrow M[R1]$                     |
| Autoincrement     | LD (R1)+  | $AC \leftarrow M[R1], R1 \leftarrow R1+1$ |

Data Manipulation Instructions

• Arithmetic

Logical & Bit Manipulation

• Shift

| Name              | Mnemonic |
|-------------------|----------|
| Clear             | CLR      |
| Complement        | COM      |
| AND               | AND      |
| OR                | OR       |
| Exclusive-OR      | XOR      |
| Clear carry       | CLRC     |
| Set carry         | SETC     |
| Complement        | COMC     |
| carry             |          |
| Enable interrupt  | El       |
| Disable interrupt | DI       |

| <u> </u>       |          |
|----------------|----------|
| Name           | Mnemonic |
| Increment      | INC      |
| Decrement      | DEC      |
| Add            | ADD      |
| Subtract       | SUB      |
| Multiply       | MUL      |
| Divide         | DIV      |
| Add with carry | ADDC     |
| Subtract with  | SUBB     |
| borrow         |          |
| Negate         | NEG      |
|                |          |

| Name                       | Mnemoni<br>c |
|----------------------------|--------------|
| Logical shift right        | SHR          |
| Logical shift left         | SHL          |
| Arithmetic shift right     | SHRA         |
| Arithmetic shift left      | SHLA         |
| Rotate right               | ROR          |
| Rotate left                | ROL          |
| Rotate right through carry | RORC         |
| Rotate left through carry  | ROLC         |

## **Program Control Instructions**

| Name                  | Mnemonic |                        |
|-----------------------|----------|------------------------|
| Branch                | BR       |                        |
| Jump                  | JMP      |                        |
| Skip                  | SKP      | Subtract A – B but     |
| Call                  | CALL     | don't store the result |
| Return                | RET      |                        |
| Compare<br>(Subtract) | CMP      | 10110001               |
| Test (AND)            | TST      |                        |
|                       | N        | lask 00001000          |

#### **Conditional Branch Instructions**

| Mnemonic | Branch Condition      | Tested Condition |
|----------|-----------------------|------------------|
| BZ       | Branch if zero        | Z = 1            |
| BNZ      | Branch if not zero    | Z = 0            |
| ВС       | Branch if carry       | C = 1            |
| BNC      | Branch if no carry    | C = 0            |
| BP       | Branch if plus        | N = 0            |
| BM       | Branch if minus       | N = 1            |
| BV       | Branch if overflow    | V = 1            |
| BNV      | Branch if no overflow | V = 0            |

## **Basic Input/Output Operations**

## 1/0

- The data on which the instructions operate are not necessarily already stored in memory.
- Data need to be transferred between processor and outside world (disk, keyboard, etc.)
- I/O operations are essential, the way they are performed can have a significant effect on the performance of the computer.

# There are two techniques for addressing an I/O device by CPU:

- Memory mapped I/O
- I/O mapped I/O (Standard I/O or Isolated I/O or port I/O)

#### Standard IO

- Here two separate address spaces are used one for memory location and other for I/O devices.
- The I/O devices are provided dedicated address space.
- Hence there are two separate control lines for memory and I/O transfer.
   I/O read and I/O write lines for I/O transfer
   Memory Write and Memory Read for memory transfer
- Hence IN and OUT instruction deals with I/O transfer and MOV with memory transfer.

## Memory-Mapped I/O

- The technique in which CPU addresses an I/O device just like a memory location is called memory mapped I/O scheme.
- In this scheme only one address space is used by CPU. Some addresses
  of the address space are assigned to memory location and other are
  assigned to I/O devices.
- There is only one set of read and write lines. Hence there is no separate IN,OUT instructions. MOVE instruction can be used to accomplish both the transfer.
- The instructions used to manipulate the memory can be used for I/O devices.

#### Isolated vs. Memory Mapped I/O



Isolated I/O



Memory-Mapped I/O

#### For Intel x86 Series

- 8086 has both memory mapped and I/O mapped I/O. The video RAM are memory mapped where as the Keyborad, Counter and Other devices are I/O Mapped.
- In I/O mapped I/O there are two set of instructions: IN and OUT to transfer data between I/O devices and accumulator (AX,AL)
- To distinguish between the memory read/write and I/O read or write M/IO signal is used. IF M/IO is high memory read and write are enabled else the I/O read and write
- Two ways to specify the I/O port address are:
  - An 8 bit immediate((Fixed or Direct) address(here address is specified as a part of the instruction)
  - 16 bit address located in register DX(Variable Address or Indirect)

### I/O For Intel x86 Series

| MNEMONIC                           | MEANING              | FORMAT                | OPERATION      |
|------------------------------------|----------------------|-----------------------|----------------|
| IN                                 | INPUT DIRECT         | IN AL , ADDRESS 8 BIT | PORT->AL(BYTE) |
|                                    |                      | IN AX , ADDRESS 8 BIT | PORT->AX(WORD) |
|                                    | INPUT INDIRECT       | IN AL, DX             | PORT->AL(BYTE) |
|                                    |                      | IN AX, DX             | PORT->AX(WORD) |
| OUT OUTPUT DIRECT  OUTPUT INDIRECT | OUTPUT DIRECT        | OUT ADDRESS 8 BIT,AL  | AL->PORT(BYTE) |
|                                    | OUT ADDRESS 8 BIT,AX | AX->PORT(WORD)        |                |
|                                    | OUTPUT INDIRECT      | OUT DX , AL           | AL->PORT(BYTE) |
|                                    |                      | OUT DX, AX            | AX->PORT(WORD) |

## Memory Mapped I/O



#### STANDARD I/O



## STANDARD I/O Example

To output the data FFh to a byte-wide output port at address ABh of the I/O address space, we use:

MOV AL, OFFH OUT OBAH, AL

To input the contents of the byte-wide input port at A000h of the I/O address space into BL, we use :

MOV DX, DAOOOH IN AL, DX MOV BL, AL



### **Stacks**







Memory Stack

- PUSH
$$SP \leftarrow SP - 1$$

$$M[SP] \leftarrow DR$$
- POP
$$DR \leftarrow M[SP]$$

$$SP \leftarrow SP + 1$$



#### Reverse Polish Notation

Infix Notation

$$A + B$$

Prefix or Polish Notation

$$+AB$$

Postfix or Reverse Polish Notation (RPN)

$$AB+$$

$$A*B+C*D$$
 RPN  $AB*CD*+$ 

#### **Reverse Polish Notation**

Example



#### **Reverse Polish Notation**

Stack Operation

$$(3)(4)*(5)(6)*+$$

PUSH 3

PUSH 4

**MULT** 

PUSH 5

PUSH 6

**MULT** 

**ADD** 

#### **Additional Instructions**

### **Logical Shifts**

 Logical shift – shifting left (LShiftL) and shifting right (LShiftR)



#### **Arithmetic Shifts**



Arithmetic Left Shift?

#### Rotate



Figure 2.32. Rotate instructions.

### Multiplication and Division

- Not very popular (especially division)
- Multiply  $R_i$ ,  $R_j$  $R_i \leftarrow [R_i] \times [R_j]$
- 2n-bit product case: high-order half in R(j+1)
- Divide  $R_i$ ,  $R_j$  $R_j \leftarrow [R_i] / [R_j]$

Quotient is in Rj, remainder may be placed in R(j+1)

- Assembly language program needs to be converted into machine instructions. (ADD = 0100 in ARM instruction set)
- In the previous section, an assumption was made that all instructions are one word in length.
- OP code: the type of operation to be performed and the type of operands used may be specified using an encoded binary pattern
- Suppose 32-bit word length, 8-bit OP code (how many instructions can we have?), 16 registers in total (how many bits?), 3-bit addressing mode indicator.
- Add R1, R2
- Move 24(R0), R5
- LshiftR #2, R0
- Move #\$3A, R1
- Branch>0 LOOP



(a) One-word instruction

- What happens if we want to specify a memory operand using the Absolute addressing mode?
- Move R2, LOC
- 14-bit for LOC insufficient
- Solution use two words



(b) Two-word instruction

- Then what if an instruction in which two operands can be specified using the Absolute addressing mode?
- Move LOC1, LOC2
- Solution use two additional words
- This approach results in instructions of variable length.
   Complex instructions can be implemented, closely resembling operations in high-level programming languages Complex Instruction Set Computer (CISC)

- If we insist that all instructions must fit into a single 32-bit word, it is not possible to provide a 32-bit address or a 32-bit immediate operand within the instruction.
- It is still possible to define a highly functional instruction set, which makes extensive use of the processor registers.
- Add R1, R2 ---- yes
- Add LOC, R2 ---- no
- Add (R3), R2 ---- yes

| Opcode | Register | Ι | Index<br>Register | Memory Address |
|--------|----------|---|-------------------|----------------|
| 0 8    | 9 12     |   | 14 17             | 18 35          |

I = indirect bit

Figure 13.6 PDP-10 Instruction Format



Figure 13.9 x86 Instruction Format



- S = For data processing instructions, signifies that the instruction updates the condition codes
- S = For load/store multiple instructions, signifies whether instruction execution is restricted to supervisor mode
- P, U, W = bits that distinguish among different types of addressing\_mode

- B = Distinguishes between an unsigned byte (B==1) and a word (B==0) access
- L = For load/store instructions, distinguishes between a Load (L==1) and a Store (L==0)
- L = For branch instructions, determines whether a return address is stored in the link register

#### Figure 13.10 ARM Instruction Formats