# MUUN

# AXC3000 Signal Tap Logic Analyzer



Software and hardware requirements to complete all exercises.

Software Requirements: Quartus® Prime Pro version 25.1.1

Hardware Requirements: AXC3000 Agilex™ 3C Development Kit



# **Document Control**

| Document Version:      | Version 1                                                     |  |
|------------------------|---------------------------------------------------------------|--|
| Document Date:         | 09/04/2025                                                    |  |
| Document Author(s):    | Steven Kravatsky, Erika Peter, Naji Naufel, , ESC Team        |  |
| Document               | Released                                                      |  |
| Classification:        |                                                               |  |
| Document               | This document is still under development. All specifications, |  |
| Distribution:          | procedures, and processes described in this document are      |  |
|                        | subject to change without prior notice                        |  |
| Prior Version History: | 0.1                                                           |  |

Please read the legal disclaimer at the end of this document.



#### **Contents**

| 1   | Introduction                        | 4  |
|-----|-------------------------------------|----|
| 1.1 | Objective                           | 4  |
| 2   | Getting Started                     | 5  |
| 3   | Design Flow                         | 6  |
| 4   | Hardware Project with AXC3000 board | 8  |
| 4.1 | New Quartus Prime project           | 8  |
| 4.2 | Design Entry                        | 12 |
| 4.3 | Design Entry                        | 16 |
| 5   |                                     |    |
| 5.1 | File Download                       | 62 |
| 5.2 | Program the FPGA                    | 63 |
| 5.3 | Run the design                      | 66 |
| 6   | Validate the Design Remotely        | 69 |
| 6.1 | Connect to the Board Farm           | 69 |
| 6.2 | Programming the FPGA                | 71 |
| 6.3 | Run the design                      | 73 |
| 7   | Legal Disclaimer                    | 77 |



### 1 Introduction

This tutorial provides comprehensive information to help you understand how to create and run the Signal Tap Logic Analyzer on the Arrow AXC3000 development board. The Signal Tap Logic Analyzer is a powerful tool that lets you capture and display signals in real time without requiring external equipment or adding extra I/O pins in the design. The signals that can be captured and displayed, are internal nodes and pins.

This lab will not make you an expert, but at the end, you will understand how to set and use the Signal Tap Logic analyzer within Quartus Prime Pro.

#### 1.1 Objective

- 1. Create a simple Design
  - a. Create IPs and use a top-level file
  - b. Assign timing constraints
  - c. Assign pins
- 2. Configure the Signal Tap Logic Analyzer GUI.
  - a. Configure the Signal Tap Analyzer
  - b. Compile the design
- 3. Download and Run the Signal Tap configuration on the Arrow AX3000 dev board.

#### **Lab Notes:**

Many of the names that the lab asks you to use for files, components, and other objects in this exercise must be spelled exactly as directed. This nomenclature is necessary because the pre-written files includes variables that use certain names. Naming the components differently can cause errors.

This lab can be compiled on a local machine or on a remote machine hosted by CloudLabs. Both options allow for the lab to be tested on a local AXC3000 board.

In addition, when using CloudLabs, testing can also be performed using a remote board in the Arrow board farm. Both options are documented.



# 2 Getting Started

The first objective is to ensure that you have all the necessary software installed so that the lab can be completed successfully. Below is a list of items required to complete this lab. A number of options are provided.

Option 1: Completing the lab using CloudLabs tools and the board farm.

• Personal computer or laptop running 64-bit Linux / Windows 10 or later with at least an Intel i3 core (or equivalent), 8GB RAM.

Option 2: Completing the lab using CloudLabs tools and local hardware.

- AXC3000 Board
- USB C cable
- Quartus Prime 25.1.1 Pro Standalone Programmer.
- Personal computer or laptop running 64-bit Linux / Windows 10 or later with at least an Intel i3 core (or equivalent), 8GB RAM.
- Terminal emulator (Putty or Tera term)

Option 3: Completing the lab using a laptop and local hardware.

- AXC3000 Board
- USB C cable
- Quartus Prime 25.1.1 Pro
- Ashling RiscFree IDE
- Personal computer or laptop running 64-bit Linux / Windows 10 or later with at least an Intel i3 core (or equivalent), 8GB RAM.
- Terminal emulator (Putty or Tera term)

A desire to learn!

# 3 Design Flow

The design flow for FPGA is



This workshop will focus on the Hardware Verify (Debug) Step, where the SignalTap Logic Analyzer is covered.

In this workshop, before the debugging can occur, Design Entry including Constraints, Compile and Program need to be done first. Simulation will not be covered in this workshop.

Details on the above flow chart are:

Design Specification, which is needed for every FPGA design, is pre-defined for this workshop. In this case, it is an UART TX design.

Design Entry includes Hardware Description Language (HDL), such as Verilog HDL, System Verilog, and VHDL, as well as Platform Designer files that contain IP (intellectual property) components and/or a combination of the files. In the following steps, you will create a portion of the digital design by implementing and configuring various IPs.

Constraints, which are also part of the Design Entry stage, are where pin assignments (pin assignments need to match to the FPGA on the board that the design is being programmed into), I/O standards and timing constraints are assigned.

Compilation is where the Quartus software checks the design for syntax errors, illegal assignments and/or other issues. It creates and uses an internal database to generate programming files.

Programming is where an output file is generated and downloaded into the FPGA. Agilex 3 devices are SRAM based devices, which means that when the power is removed, the device will need to be re-programmed. The programming in this workshop is done via JTAG but for production designs, the device can be programmed via an external memory device.

Debugging (Verification) are the steps where the design is checked to see if it works as expected. If the design does not work as expected an investigation needs to occur i.e. looking at timing, using the built-in Signal Tap Logic Analyzer etc. The Signal Tap Logic Analyzer is the focus of this workshop.

The Signal Tap Embedded Logic Analyzer, which is provided in the Quartus Prime Pro software, allows you to analyze and verify designs. It is a powerful tool that lets you



capture signals from internal FPGA nodes while the device is running in system. This gives you non-intrusive access to signals from internal device nodes. Neither extra I/O pins on the FPGA nor external lab equipment are needed.

The USB Blaster III, which is the onboard programming interface of the AXC3000, provides analysis support and allows you to transfer signal data to the Quartus Prime Pro software. Using the Signal Tap GUI, you can select signals, set up triggering events, configure memory, and display waveforms in real time. You can also use data retrieved by Signal Tap to debug and verify your design.

Overall, Quartus Prime Pro design software provides a complete FPGA design environment because it supports design, constraints, compilation, simulation, programming and debugging.



# 4 Hardware Project with AXC3000 board

This section gives instructions for creating the hardware project in Quartus® Prime Pro 25.1.1

#### 4.1 New Quartus Prime project

The hardware implementation starts with a Quartus® Prime project. A Quartus project defines the location for the HDL and IP files used, target family, target device, and initial settings. After the initial creation of the project, changes can be made. Quartus uses the project location for the generated files.

#### 4.1.1 New project creation

There are some initial settings that will need to be filled in when creating a new project. Quartus will use these settings for the initial setup. The following steps will take you through the Project setup.

#### 4.1.1.1 Open Quartus Pro 25.1.1

If not already open, from the Start menu or the Desktop, open **Quartus Prime Pro 25.1.1** Quartus Prime Pro is needed because it supports Agilex 3 devices.

#### 4.1.1.2 Create a new project

Using the New Project Wizard: **File** → **New Project Wizard**. This screen shows an introduction window. Click **Next.** 





#### 4.1.1.3 Configure the New Project Wizard

Specify project directory, name, and top-level entity information:

**Note:** No spaces are allowed in path or filenames.

- Ensure that the **Empty Project** radio button is selected on the left side of the window. This will be a new project.
- Type a directory in which you will store your Quartus project files for this design c:/altera\_workshops/axc3000/AXC3\_SignalTap\_lab
   The directory will be created for you in the next step.
  - Specify the name of the project: **signaltap\_lab**
- Specify the name of the top-level entity: uart\_tx



Click Next.



#### 4.1.1.4 Specify Family and Device Settings

In the Family field, select *Agilex 3 (C-series)* and enter the part number (A3CY100BM16AE7S) in the Name Filter text box and select it. The selected family and part number in Quartus need to correspond to the device on the AXC3000 board to avoid programming incompatibility. The part number, with extension of RO, is the engineering sample FPGA that is used for the workshop. It is very important to ensure that part number is highlighted (in blue) or else another (default) part number will be used.



#### 4.1.1.5 Click Next.

#### 4.1.1.6 Add Files to the Project

Go back to the Quartus -> Add Files section and select the ... by the file name, change to the C:/altera\_workshops/axc3000/SignalTap\_lab and select the files called uart\_tx.sdc (timing constraints), uart\_tx.vhd (RTL file ), and jtag\_source.ip



Note by default, you will not all the files unless you select all Files bottom right of the window



#### Select Open.

The files will then be seen as



#### 4.1.1.7 Click Next.

#### 4.1.1.8 EDA Tools Settings

On the EDA Tools Settings page, select **Next**. EDA tools are third party software such as simulation, board level, etc and they will not be used here.

#### 4.1.1.9 Click Next.

#### 4.1.1.10 Summary Screen

The Summary screen will show the project and file locations. These settings can be changed if needed, later.





#### 4.1.1.11 Click Finish.

#### 4.2 Design Entry

In this module you will use IP Catalog to create various files.

#### 4.2.1 Project Top Level





The top-level (uart\_tx) file is seen in the **Project Navigator** pane (top left). The middle section (**Compilation Flow**) shows the FPGA steps which will be taken by the compiler.

These steps include analysis and synthesis, fitter, etc. The far right of the Quartus window shows the IP Catalog. The IP Catalog contains parameterizable functions which will be covered in the next steps.

The AXC3000 board has an LED indicator on the **CONFIG\_DONE** pin. **CONFIG\_DONE**, being a Dual-Purpose pin, needs to be enabled to drive the LED once the FPGA enters user mode. The Init\_done pin also needs to be set for a Reset Release IP.

To do so, select the menu **Assignments -> Devices...** then click the **Device and Pin Options** button.



When the window opens:

- Select **Configuration** in the Category pane and Click the **Configuration Pin Options** bar as





- Check the box to the left of **USE CONF\_DONE** output and select **SDM\_IO16** 

The Conf\_done pin can be used to indicate that the configuration is complete and after the configuration phase, it can be used as general purpose I/O.

Check the box to the left of USE INIT\_DONE output and select SDM\_IOO

The init\_done pin indicates that the initialization phase is completed after the boot up of the FPGA is complete. The Reset Release IP that will be described and created in this workshop will be connected to the Init\_done pin.

- Click **OK** in multiple windows (three windows) until done with this task.







#### 4.3 Design Flow

A small UART TX interface design will be implemented in the next steps. This is achieved (without parity bit) by using a PLL, Counter, Shift Register and the Reset Release IP, and a top-level file. The Signal Tap Logic Analyzer will be used to monitor and report various signals within the counter and shift register. The Signal Tap Logic Analyzer can monitor and report internal signals and external signals with no external test equipment.

At a high level, the FPGA design will look like the following:



#### 4.3.1 Add a PLL to the Quartus Project

The first IP to be configured is the PLL (phase lock loop). The PLL is seen below, underlined in red.





The IP catalogue in Quartus contains many parameterizable functions including a PLL (phase lock loop).

All FPGA designs need at least one clock associated with the data. Synchronous designs are more reliable, have better performance and are more verifiable than a combinational design. Combinational design generally is not a good design approach.

A PLL (phase lock loop) provides flexibility with the clock settings because with an input clock, there can be multiple output clocks with different rates and phases.

#### 4.3.1.1 Open IP Catalog

From the IP Catalog panel on the right side, expand the menus for the **Basic** Functions  $\rightarrow$  Clocks; PLLs and Resets  $\rightarrow$  PLL and double click on IOPLL Intel FPGA IP.

If the IP Catalog is not visible, then right click on the toolbar and select IP Catalog.





In the pop-up window, give it the name **PLL**, then click the **Create** button.





Under the **PLL** tab in the **General** section of the PLL Catalog, change the **Reference Clock Frequency** to **25 MHz.** This 25 MHz clock source is provided by an external clock source on the AXC3000 board.

Under the **General** section of the PLL tab, uncheck the **Enable Locked Output port** option. This design will not check for the locked output signal of the PLL

Under the **Output Clocks** section (you will need to scroll down the PLL tab) ensure **the Number Of Clocks** is set to 1 and set the **Desired Frequency** for outclk0 to **25.0 Mhz**. This 25 MHz will be used to connect to the baud rate IP.



There are various options that can be selected as seen in the various tabs such as settings tab (clock switchover, LVDS External PLL), cascading tab (connecting multiple PLLs together so that different PLL combinations can be used), Dynamic reconfiguration, and other parameters. However, to make this workshop easier, the default settings are selected for these tabs.



For example, Select the Settings tab in the IOPLL and review the settings. No changes are needed.



Select the **Generate HDL** button (bottom right-hand corner) as





The Generate HDL converts the settings into an RTL file that can be instantiated and "connected" to the top-level RTL file.

Change the **Default settings to be VHDL**. Verilog could have been used as well but this workshop was created with VHDL files. The focus for this workshop is on synthesis (not on simulation).

The settings should look like:





#### Select Generate.

A window will appear that states Save? Changes to unsaved system will be lost on refresh





Select **Yes**. The file is saved and generated.

A window will appear that shows when the RTL files (and other files) are generated. The green comment states when it is completed successfully.



#### Select Close.

Close the IP Parameter Editor by selecting **File**  $\rightarrow$  **Exit.** 

There are different files that are generated by Quartus including:

- .qip (a single file that contains paths for the IP core rather than adding individual files),
- .rpt (Quartus report file),
- .ip file (intellectual parameterizable file)
- .vhd (RTL file) and many other files.

#### 4.3.2 Add a counter to the Quartus Project

The next configurable IP that will be implemented is the counter IP. The counter will generate the data for the UART TX interface. (The baud rate section is in the top-level file that you have imported).

The counter in the top-level view can be seen as:





#### 4.3.2.1 Open IP Catalog

In the search bar of the IP Catalog, type "counter", and double click on LPM\_COUNTER Intel FPGA IP as below. Even if part of the word of count is typed, Quartus will show the closest IP.



In the New IP Variant window enter **counter** for the IP variation file name as:





#### Select Create

On the General Tab, do not make any changes to the default settings (bus width of 8, Up only).



On the General Tab 2, select **Count Enable** 





On the Optional Inputs tab, select **Load** under Synchronous Inputs





Select **Generate HDL** (bottom right-hand corner of the screen) so that it can generate an RTL file as



Change the **settings to be VHDL (if it is not set already)**, as VHDL was used for this workshop. Verilog could have been used as well.





Select Generate.

Select **Yes** with the pop-up window that states **Save? Changes to the unsaved systems will be lost on refresh** to save the changes.



Select **Close** (bottom right of the window) once it is generated.



Close the IP Parameter Window for the counter IP by selecting **File** → **Exit** 



#### 4.3.3 Add a Reset Release IP

For Agilex 3 devices (and other families), it is recommended to use the Reset Release IP. The Reset Release is an IP that generates a signal to indicate the device configuration is complete. It holds the control circuit in reset until the configuration is complete and user mode is entered. If this IP is not implemented, Quartus will report a warning that the configuration might not be correct.

The Reset Release IP in the top-level view is



#### 4.3.3.1 Open IP Catalog

In the search bar of the IP Catalog, type "reset release", and double click on Agilex Reset Release Intel FPGA IP as below. Even if part of the word "reset" is typed, Quartus will show the closest IP.





Enter reset\_release for the File Name.



Select Create (bottom right of the window)

Select the type of reset output port as **Reset interface** 





Conduit interface is a legacy reset output, thus the Reset interface should be selected.

Select **Generate HDL** in bottom right of the window as



Select **Generate** (in the bottom right of the window) with no changes





Select **Yes** to the window of Save? Changes to unsaved systems will be lost on refresh.



Select **Close** after the Generation is complete





Close the IP Parameter Window by selecting **File** → **Exit** 

#### 4.3.4 Add a Shift Register IP

A Shift Register, which takes data in on clock cycles and then shifts the data out, is used for parallel to serial conversion.

The Shift Register IP in the top level file is seen as





#### 4.3.4.1 Open IP Catalog

From the IP Catalog panel on the right side, expand the menus for the Basic Functions  $\rightarrow$  and double-click on the **lpm\_shiftreg Intel FPGA IP** as



Enter shiftregister for the File Name.





#### Select Create

Various changes will be made.

Set the output bus as 10 bits. For the output options, select Serial shift data output (unclick the data output) and for the input options, select Parallel data input (load) (unclick the serial shift data input) as

(This will enable parallel to serial conversion.)



Select **Optional Inputs** tab and select the **Set to all 1's** for Synchronous Inputs as





Select Generate HDL in bottom right of the window as



Maintain the default settings and select **Generate.** 

Select **Yes** to the window of Save? Changes to unsaved systems will be lost on refresh



Once the Generation is complete as below





Select Close

Select File -> Exit in the IP Parameter Window

## 4.3.5 Top Level File

A top-level file is needed for each project. In this case, the top-level file, which is completed for you, will "connect" together the various generated IP (PLL, counter, shift register, and reset release) as well as implement the baud rate logic.





In Quartus, in the Project Navigator section (top left of the Quartus window), **double-click on the uart\_tx** to open it



The top of the file will look like:



```
-- SPDX-FileCopyrightText: Copyright (C) 2025 Arrow Electronics, Inc.
  --Design Name: SignalTap Lab
--Module Name: Top module
--Version: 1.0
--Created Date: 18 June 2024
                             Arrow Electronics
Szabolcs Bondor
   --Company:
   --Author:
   --Configuration:
   --Target Device: Altera Agilex5 E-Series
--Target Board: Arrow AXE5-Eagle Board
--Software: Quartus Prime Pro 24.1
   --Software:
   ---Description: This lab realizes a simple UART TX interface
-- without parity bit. For the parallel-serial
-- conversion it uses a shift register, while the
data is generated by a counter.
   --Note:
                              Fue Xiong: Repurposed top level design file for the Arrow AXE5-Eagle Board Updated IP instance to align with IP variants from Prime Pro
   --History:
                         -----[LIBRARY]------
  library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
       -----[ENTITY]------
pentity uart_tx is
pport( CLK : in std_logic;
b--**** uncomment the next line of code if using local hardware
l-- BTN : in std_logic;
- UART_TX : out std_logic);
 end entity uart_tx;
                                 _____[ARCHTTECTURE]____
```

**Scroll down** in this file to review the connections.

This section calls the library files (which define the various functions that are used in the file). The entity section defines the inputs (CLK and a button) and output pin (UART\_TX). The signal section defines the "wires" that connect items together. The sections called component <name> "tell" this top-level file that there will be subfiles i.e. the component counter.

The port map section makes the connections from the sub-files to the top level file.

For example, for

The word clock is an arbitrary word, while the PLL means that it looks for the sub-file PLL that you created earlier. The port map connects the signal refclk from the sub-file PLL to the signal CLK which is in this top-level file.

Note in particular, the components of the various IP i.e. PLL, counter, shift register, and reset are added for you in this file, along with the connection i.e. port mapping.



```
PLL COMPONENT DECLARATION
                   INSERT TEMPLATES BELOW
  component PLL is
  port (
    refclk : in std_logic := 'X'; -- clk
    rst : in std_logic := 'X'; -- reset
    outclk_0 : out std_logic -- clk
  );
end component PLL;
                 INSERT TEMPLATES BELOW
  component counter is
        end component counter;
             SHIFT REGISTER COMPONENT DECLARATION
             INSERT TEMPLATES BELOW
  component shiftregister is
port (
clock : in std_lo
load : in std_lo
        end component shiftregister;
          JTAG SOURCECOMPONENT DECLARATION
                  INSERT TEMPLATES BELOW
--
--***** uncomment the next five lines of code if using board farm hardware
  component jtag_source is port (
     port (
    source : out std_logic_vector(0 downto 0)
);
-- end component jtag_source;
  SDM_INIT_DONE : reset_release
  port map (
    ninit_done => nINIT_DONE -- ninit_done.reset
```

Note areas that must be uncommented, depending on whether validation is done using hardware locally or located in the board farm. The connections are shown below.



Note the PLL, counter, shift register and reset release components are included in this file, and these are connected to other logic.

**No file changes are needed** because the components are already added, but for reference, if you right-click in the file and select Insert Template -> Intel FPGA IP -> files with the .cmp, the component instantiation can be entered. **Do not make any changes.** 



Optional logic has also been included to support testing in the remote board farm. Please note those lines of code available for the local or remote testing options. Please uncomment those lines of code as directed.



## 4.3.6 Analysis and Synthesis

Analysis and synthesis is where the design files are converted into a netlist that Quartus can use for later steps. Analysis and Synthesis will go further than Analysis and Elaboration in the flow. Quartus checks the legality of the connections. The netlist is used by Quartus so that the timing, IO and other constraints can be assigned.

Run Analysis and Synthesis by clicking on  $\checkmark$  button on the toolbars, or **Processing**  $\rightarrow$  **Start**  $\rightarrow$  **Analysis and Synthesis**.



The items in green, with the yellow checkmarks show the steps that Quartus completed.

If there are errors (reported with be red text), they will need to be corrected before continuing. The time taken for this step will vary depending on the computer used. Once Synthesis process is completed, you can continue to the next step.

### 4.3.6.1 Pin Assignments

Pin Assignments are needed so the correct pins are assigned to the correct pins on the board. Without pin assignments, Quartus will use default assignments which will not correspond to the board pins.

Open **Pin Planner** by clicking on 

button on the toolbars, or **Assignments** → **Pin Planner** 





There are different ways to enter pins. A common way is to use a TCL script (which can be used for many pins). The way that we will do it in this workshop is to use the GUI as there are only 3 pins.

At the bottom of the window, there are various pins. The 2 inputs (BTN and CLK) and 1 output (UART\_TX) need to have assigned pin locations and I/O standards.

These pins need location and I/O bank standards assigned so that Quartus will place the pins in the correct location (i.e. correspond to the board schematic and board layout) and have the correct voltage standards as defined by the board (to avoid conflict). Without assignments, Quartus will make assumptions on the locations, which will not match the board.

Note: If you are using the remote option, BTN might not be an available Node Name.

Select the Location field associated with each pin and type the following





The pull-down menu would also work. The corresponding I/O bank will be entered automatically.

Use the pull-down menu to select the I/O standards for each pin



### 4.3.6.2 Customize Columns

Right click in the spreadsheet part of Pin Planner. Select Customize Columns.by selecting File  $\rightarrow$  Close. The settings are automatically saved.

### 4.3.6.3 Add the Weak Pull-Up Resistor column.

Select Weak Pull-up Resistor in Available Columns and press the > button. Select Weak Pull-up Resistor in the right hand column and then use the Move-Up button to place at under the I/O Standard column selection.

### 4.3.6.4 Close the Customize Columns window.

Select **OK**.





## 4.3.6.5 Enable Pullup

Select on in the Weak Pull-up Resistor column for the BUTTON Node Name



Close the Pin Planner by selecting **File**  $\rightarrow$  **Close**. The settings are automatically saved.



## 4.3.7 Timing Constraints

Timing Constraints are very important in a FPGA because they instruct Quartus on how fast/slow different parts of the design are to run. Quartus uses these constraints to meet/exceed the assignments. Providing accurate timing will enable the software to easily create a FPGA design. If the timing is over constrained the software will spend longer trying to meet timing.

Timing constraints for the design are defined in a .sdc file, where sdc stands for Synopsys Design Constraint.

Quartus automatically generates and uses a .sdc file for the Altera PLL, thus the .sdc file does not need to be generated. It generates the .sdc file when the settings in the PLL IP are set. The .sdc file for the Reset Release IP is also automatically set and added. The .sdc file was also imported into the design.

Select **Assignments** → **Settings** -> **Timing Analyzer** to see the timing constraint files.



Select **Cancel** (bottom right of the window) as no changes were implemented.

# 4.3.8 Configuring the Signal Tap Logic Analyzer

The Signal Tap Logic Analyzer is an embedded logic analyzer. Before the Signal Tap Logic Analyzer can be used to capture and analyze data, it needs to be configured. The configuration will set up the clock, sample depth (how many samples and thus how many memory blocks will be required) and more.

**Click Tools -> Signal Tap Logic Analyzer** to open this tool. The default template will look like this.



There are various templates that can be used, but the default in this case will be used.



### Select Create (bottom right of the window) as





The default Signal Tap window will now appear as



The next steps will make various changes to the initial Signal Tap window, such as shown with the red markings.





The first step will be to change the name.

**Right click** on the auto\_signaltap\_0 instance and select **Rename Instance** from the pop-up menu. **Rename it to uart\_interface** as below. This will help keep track of different variations of the SignalTap Analyzers that can be instantiated.





The acquisition clock is needed before Signal Tap can be used.

In the Signal Configuration Window on the right-hand side of the Signal Tap Logic Analyzer window, **click on the** button to browse **the clock signal**.



In the Node Finder window ensure the following are set:

Named: \* (Asterisk is used as a wild card)

Filter: Signal Tap: pre-synthesis

Click on Search (underlined below)



Expand the clock section





And then **select outclk\_0**. Click on the **OK** button or simply double click on the node.

The clock will now be set as





The sample depth (amount of memory) "determines the number of samples the logic analyzer captures and stores in the data buffer, for each signal"

There are different sample depths that are possible.

Set the Sample depth to 16K.

This will enable many more samples than the default value.

The rest of the settings are left as default, and it should look as follows.





The next step is to add nodes (signals). These are the nodes that will be captured and displayed.

Click on the Setup tab as



# And "expand" the window as



**Double-click in the window** to add nodes as





Type \* (wild card) in the Named field.

The Filter: Signal Tap: pre-synthesis will be set by default. Pre-synthesis means that these are signals that are found before the full compile.





### Click on Search



Select BTN, iCTRL, UART\_TX and click the insert button.



The BTN, which is the button on the board, will start the process of capturing analyzer data. The iCTRL is a control clock signal. The UART\_TX is the output pin as seen below.

Click Insert. Click OK in the Clock Suggestion pop up window





Internal signals from the counter and shift registers will be added next.



Select the **datagen|q (expand the datagen)**, **clk\_cnt**, and **baud\_out** nodes . To see the nodes, you will need to expand the options in the mode.





Select Insert then Close to close the Node Finder.

The node finder will look like



The next step is to set the trigger conditions.



Per the Quartus Prime Pro Edition User Guide: Debug Tools, the trigger is what starts or stops the data capture of the signals. More specifically, the "Signal Tap logic analyzer captures data continuously from the signals you specify while the logic analyzer is running. To capture and store only specific signal data, you can specify conditions that *trigger* the start or stop of data capture. A trigger activates—that is, the logic analyzer stops and displays the data—when the signals you specify reach the trigger conditions that you define.

The Signal Tap logic analyzer allows you to define trigger conditions that range from very simple, such as the rising edge of a single signal, to very complex, involving groups of signals, extra logic, and multiple conditions"

In this case, the trigger condition will be very simple as it will trigger on the rising edge of a button.

Leave the Trigger Enable for the BTN but **remove the check mark for the Trigger Enable for all the other nodes**. This will mean that only the button will act as the trigger.

| Node       |       |         |              | Data Enable | Trigger Enable Trigger Conditions |                 |  |
|------------|-------|---------|--------------|-------------|-----------------------------------|-----------------|--|
| Sync       | Alias | Тар 🝸   | Name         | 20          | 1                                 | 1 ✓ Basic AND ▼ |  |
| ?          |       | Pre-Syn | BTN          | ✓           | ✓                                 | ፟፟ቜ             |  |
| ×          |       | Pre-Syn | iCTRL        | ✓           |                                   |                 |  |
| ×          |       | Pre-Syn | UART_TX      | ✓           |                                   |                 |  |
| ×          |       | Pre-Syn | baud_out     | ✓           |                                   |                 |  |
| <b>⊘</b> [ |       | Pre-Syn | ⊞clk_cnt[70] | ✓           |                                   |                 |  |
| ?          |       | Pre-Syn | q[70]        | ✓           |                                   |                 |  |

Right click in the Trigger Conditions for BTN and select Rising Edge as

|            | Node             |         |             |          | Trigger Enable | Trigger Conditions |  |  |
|------------|------------------|---------|-------------|----------|----------------|--------------------|--|--|
| Sync       | Alias            | Tap 🝸   | Name        | 20       | 1              | 1 ✓ Basic AND ▼    |  |  |
| ?          |                  | Pre-Syn | BTN         | ✓        | ✓              | _                  |  |  |
| ×          | Pre-Syn          |         | iCTRL       | <b>✓</b> |                |                    |  |  |
| ×          | Pre-Syn          |         | UART_TX     | <b>✓</b> |                |                    |  |  |
| ×          | Pre-Syn          |         | baud_out    | <b>✓</b> |                |                    |  |  |
| <b>⊘</b> [ | <b>⊘</b> Pre-Syn |         | clk_cnt[70] | <b>✓</b> |                |                    |  |  |
| ?          | Pre-Syn ±q[70]   |         | q[70]       | <b>✓</b> |                |                    |  |  |

The Signal Tap Logic Analyzer is now set up.





Save the Analyzer Settings in the Signal Tap Logic Analyzer window by clicking button or **File**  $\rightarrow$  **Save** and enter the following information:

File name: uart\_tx

Save as type: Signal Tap Logic Analyzer Files (\*.stp)

Make sure that "**Add file to current project**" option is checked (so that the file gets added to the project).



### Select Save.



## Select Yes to the pop-up window of





## 4.3.9 Compiling the Design

Compilation is where the software takes the database that it created during the earlier step (Analysis and Synthesis) along with the pinouts and the timing constraints and then the software places and routes (connect) the design into the device. During the Assembler stage of the compilation, a programming file is generated, which can be programmed into the FPGA.

Before compiling, ensure that the **Signal Tap is enabled** as



Start Compilation by clicking on ▶ button on the toolbars, or **Processing** → **Start Compilation**. Within the Signal Tap window, this compile process is also available to do this step. You can select either one.

A window will be seen that states



#### Select Yes

There should be no errors during compilation. If there are errors, they should be fixed before re-compiling. The 100% in the lower right corner or a green checkmark next to the Compile Design in the Compilation task window indicates that the compilation was successful.



As Quartus compiles the design, there will be a progress bar that shows the steps that it does and the checkmarks as the steps are complete. Notice the checkmarks as steps are completed. The time used for each step depends on your computer.

There will be a Timing Analyzer Window that appears. You can close the Timing Analyzer Window with File -> Close. Our focus for this workshop is on the compilation flow rather than timing. The time for the compile can vary depending on the computer used





# 5 Validate the design Locally

The next step is to see if the design works. If you have built the lab using CloudLabs then complete section 5.1. If you have built the lab on a local PC then skip to section 5.2.

### 5.1 File Download

5.1.1 Click on the ArrowDTD icon in CloudLabs to launch the tool.



5.1.2 Open the **Shared Folder** utility in the CloudLab VM. Open a browser in your local PC. Navigate to the **URL** indicated. Use the provided username and password.





5.1.3 **Drag** and drop the following file into the **Shared** folder.

c:\altera\_workshops\axc3000\Sign\_Lab\output\_files\uart\_tx.sof



5.1.4 This will be reflected in the **browser** on the local PC. **Download** the SOF file to a convenient location.



# 5.2 Program the FPGA

The rest of the instructions will be done on the local computer.

The next step is to program the design into the FPGA on the board. During the Assembler stage of the compilation, a programming file was generated.



5.2.1 Connect your AXC3000 Board to your PC using a USB C cable.

Since the USB Blaster III should be already installed, the Window's Device Manager should display the following entries, highlighted in red (COM port number may differ depending on your PC):



- 5.2.2 Open the Signal Tap window. From the Start menu open **Altera 25.1.1.125 Pro Edition --> Signal Tap.**
- 5.2.3 Select the **Setup button**



Click **Hardware Setup...** and double click **USB Blaster** III entry in the Hardware Setup window. **Currently selected hardware** should now show USB Blaster III [USB-1] (the USB port number may be different depending on your PC).





### 5.2.4 Click Close



- 5.2.5 **Click on** button to choose the programming file
- 5.2.6 If the file was downloaded from Cloudlabs then navigate to the **folder where the sof file was downloaded** and select the **.sof** file. If the design was built locally then navigate to **project\_directory>/output\_files/** and select the uart\_tx.sof file

# 5.2.7 Select Open





**Click on the** button to program the board. When the configuration is complete, the message box in the middle should write "Ready to acquire"



# 5.3 Run the design

Select the uart\_interface and then **click on** the button to run analysis. The status of uart\_interface instance should change to "Waiting for trigger".



This analyzer type is single acquisition, it runs only once after triggering.



5.3.1 Press the **\$2** button on the AXC3000 board to generate a trigger signal for the analyzer. The trigger is the rising edge of the BTN, so the analyses will start when you release the button.





# 5.3.2 You can zoom into the waveform by pressing the left mouse button



# 5.3.3 You can zoom out of the waveform by selecting the right mouse button.



On the data screen you can see that the data is enabled on the rising edge of baud\_out and it sends the data to the serial UART\_TX output. The transmission signal contains a start bit, 8 bits of data, starting with LSB, and one stop bit.



|            |       |         |                 |             | click to insert time bar |         |     |         |     |      |
|------------|-------|---------|-----------------|-------------|--------------------------|---------|-----|---------|-----|------|
| Sync       | Alias | Тар 🝸   | Name            | -256 -128 ( | 128                      | 256 384 | 512 | 640 768 | 896 | 1024 |
| ?          |       | Pre-Syn | BTN             |             |                          |         |     |         |     |      |
| X          |       | Pre-Syn | iCTRL           |             |                          |         |     |         |     |      |
| X          |       | Pre-Syn | UART_TX         |             |                          |         |     |         |     |      |
| X          |       | Pre-Syn | baud_out        |             |                          |         |     |         |     |      |
| <b>⊘</b> [ |       | Pre-Syn | ⊞…clk_cnt[70]   |             |                          |         |     |         |     |      |
| ?          |       | Pre-Syn | ⊞…datagen q[70] | 02h         | C                        | )3h     |     | 04h     |     | 05h  |

5.3.4 On the timescale the default setup is the sample numbers, where each number represents a clock period. You can change it by right clicking on the timescale and select **Time Units...** from the pop-up menu.



5.3.5 In the Time Units window set the time to **0.1152 MHz** and press **OK**. After this process you can check the waveforms with horizontal µs scale.



CONGRATULATIONS! YOU HAVE SUCCESSFULLY COMPLETED THE SIGNALTAP LAB!



# 6 Validate the Design Remotely

The following instructions require the user to be utilizing a CloudLabs Windows Virtual Machine.

## 6.1 Connect to the Board Farm

6.1.1 Connect to the remote AXC3000 Board using the ArrowDTD tool. Click on the ArrowDTD icon to launch the tool.



6.1.2 Select an available board from the dropdown menu and click connect board.



Wait until the board is ready.





# 6.1.3 Open the Camera View of the board.





## 6.2 Program the FPGA

- 6.2.1 The next step is to program the design into the FPGA on the board. During the Assembler stage of the compilation, a programming file was generated.
- 6.2.2 **Connect your AXC3000 Board to your PC using a USB C cable**. (For remote workshops with a board connected, this will be done differently). Since the USB Blaster III should be already installed, the Window's Device Manager should display the following entries, highlighted in red (COM port number may differ depending on your PC):



6.2.3 Open the Signal Tap window and select the **Setup button** 





6.2.4 Click **Hardware Setup...** and double click **USB Blaster** III entry in the Hardware Setup window. **Currently selected hardware** should now show USB Blaster III [USB-1] (the USB port number may be different depending on your PC).



### 6.2.5 Click Close



- 6.2.6 **Click on** button to choose the programming file
- 6.2.7 Navigate to **project\_directory>/output\_files/** and select the uart\_tx.sof file



## 6.2.8 Select **Open**



6.2.9 **Click on the** button to program the board. When the configuration is complete, the message box in the middle should write "Ready to acquire"



# 6.3 Run the design

6.3.1 Select the uart\_interface and then **click on** the button to run analysis. The status of uart\_interface instance should change to "Waiting for trigger".

This analyzer type is a single acquisition, it runs only once after triggering.



The AXC3000 board is remote. This lab has been modified to allow the BTN signal to be remotely asserted. This is done using the Source and Probes functionality. The JTAG interface enables specified signals to be asserted remotely. The design has



- been modified to remote the connection to the external **BTN**. This has been replaced by the output of the jtag\_source output signal.
- 6.3.2 Open the **In-System Source and Probes Editor**. Tools --> In-System Sources and Probes Editor. Select the **USB Blaster III** in the Hardware dropdown menu.
- 6.3.3 Press the **BTN** signal in the In-System Sources and Probes Editor to toggle the value and generate a trigger signal for the analyzer. The trigger is the rising edge of the BTN.
- 6.3.4 Wait up to 10 seconds for a trigger due to the distant remote location of the board.
- 6.3.5 You can zoom into the waveform by pressing the left mouse button



6.3.6 You can zoom out of the waveform by selecting the right mouse button.



On the data screen you can see that the data is enabled on the rising edge of baud\_out and it sends the data to the serial UART\_TX output. The transmission signal contains a start bit, 8 bits of data, starting with LSB, and one stop bit.





6.3.7 On the timescale the default setup is the sample numbers, where each number represents a clock period. You can change it by right clicking on the timescale and select **Time Units...** from the pop-up menu.



6.3.8 In the Time Units window set the time to **0.1152 MHz** and press **OK**. After this process you can check the waveforms with horizontal µs scale.



6.3.9 Please disconnect the board when debugging is complete. This will free up the board resource for others to use.





CONGRATULATIONS! YOU HAVE SUCCESSFULLY COMPLETED THE SIGNALTAP LAB!



# 7 Legal Disclaimer

### **ARROW ELECTRONICS**

#### **EVALUATION BOARD LICENSE AGREEMENT**

By using this evaluation board or kit (together with all related software, firmware, components, and documentation provided by Arrow, "Evaluation Board"), You ("You") are agreeing to be bound by the terms and conditions of this Evaluation Board License Agreement ("Agreement"). Do not use the Evaluation Board until You have read and agreed to this Agreement. Your use of the Evaluation Board constitutes Your acceptance of this Agreement.

### **PURPOSE**

The purpose of this evaluation board is solely intended for evaluation purposes. Any use of the Board beyond these purposes is on your own risk. Furthermore, according the applicable law, the offering Arrow entity explicitly does not warrant, guarantee or provide any remedies to you with regard to the board.

#### **LICENSE**

Arrow grants You a non-exclusive, limited right to use the enclosed Evaluation Board offering limited features only for Your evaluation and testing purposes in a research and development setting. Usage in a live environment is prohibited. The Evaluation Board shall not be, in any case, directly or indirectly assembled as a part in any production of Yours as it is solely developed to serve evaluation purposes and has no direct function and is not a finished product.

#### **EVALUATION BOARD STATUS**

The Evaluation Board offers limited features allowing You only to evaluate and test purposes. The Evaluation Board is not intended for consumer or household use. You are not authorized to use the Evaluation Board in any production system, and it may not be offered for sale or lease, or sold, leased or otherwise distributed for commercial purposes.

### **OWNERSHIP AND COPYRIGHT**

Title to the Evaluation Board remains with Arrow and/or its licensors. This Agreement does not involve any transfer of intellectual property rights ("IPR) for evaluation board. You may not remove any copyright or other proprietary rights notices without prior written authorization from Arrow or it licensors.

### **RESTRICTIONS AND WARNINGS**

Before You handle or use the Evaluation Board, You shall comply with all such warnings and other instructions and employ reasonable safety precautions in using the Evaluation Board. Failure to do so may result in death, personal injury, or property damage.

You shall not use the Evaluation Board in any safety critical or functional safety testing, including but not limited to testing of life supporting, military or nuclear



applications. Arrow expressly disclaims any responsibility for such usage which shall be made at Your sole risk.

### **WARRANTY**

Arrow warrants that it has the right to provide the evaluation board to you. This warranty is provided by Arrow in lieu of all other warranties, written or oral, statutory, express or implied, including any warranty as to merchantability, non-infringement, fitness for any particular purpose, or uninterrupted or error-free operation, all of which are expressly disclaimed. The evaluation board is provided "as is" without any other rights or warranties, directly or indirectly.

You warrant to Arrow that the evaluation board is used only by electronics experts who understand the dangers of handling and using such items, you assume all responsibility and liability for any improper or unsafe handling or use of the evaluation board by you, your employees, affiliates, contractors, and designees.

### **LIMITATION OF LIABILITIES**

In no event shall Arrow be liable to you, whether in contract, tort (including negligence), strict liability, or any other legal theory, for any direct, indirect, special, consequential, incidental, punitive, or exemplary damages with respect to any matters relating to this agreement. In no event shall arrow's liability arising out of this agreement in the aggregate exceed the amount paid by you under this agreement for the purchase of the evaluation board.

### **IDENTIFICATION**

You shall, at Your expense, defend Arrow and its Affiliates and Licensors against a claim or action brought by a third party for infringement or misappropriation of any patent, copyright, trade secret or other intellectual property right of a third party to the extent resulting from (1) Your combination of the Evaluation Board with any other component, system, software, or firmware, (2) Your modification of the Evaluation Board, or (3) Your use of the Evaluation Board in a manner not permitted under this Agreement. You shall indemnify Arrow and its Affiliates and Licensors against and pay any resulting costs and damages finally awarded against Arrow and its Affiliates and Licensors or agreed to in any settlement, provided that You have sole control of the defense and settlement of the claim or action, and Arrow cooperates in the defense and furnishes all related evidence under its control at Your expense. Arrow will be entitled to participate in the defense of such claim or action and to employ counsel at its own expense.

## **RECYCLING**

The Evaluation Board is not to be disposed as an urban waste. At the end of its life cycle, differentiated waste collection must be followed, as stated in the directive 2002/96/EC. In all the countries belonging to the European Union (EU Dir. 2002/96/EC) and those following differentiated recycling, the Evaluation Board is



subject to differentiated recycling at the end of its life cycle, therefore: It is forbidden to dispose the Evaluation Board as an undifferentiated waste or with other domestic wastes. Consult the local authorities for more information on the proper disposal channels. An incorrect Evaluation Board disposal may cause damage to the environment and is punishable by the law.