# **NUUN**

# **AXC3000 Timing Workshop**



Software and hardware requirements to complete all exercises.

Software Requirements: Quartus® Prime Pro version 25.1.1

Hardware Requirements: AXC3000 Agilex™ 3C Development Kit



# **Document Control**

| Document Version:           | Version 1.0                                                                                                                                                   |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Document Date:              | 08/12/2025                                                                                                                                                    |
| Document Author(s):         | Steven Kravatsky, Erika Peter, Naji Naufel, , ESC Team                                                                                                        |
| Document<br>Classification: | Released                                                                                                                                                      |
| Document<br>Distribution:   | This document is still under development. All specifications, procedures, and processes described in this document are subject to change without prior notice |
| Prior Version History:      | 0.1                                                                                                                                                           |

Please read the legal disclaimer at the end of this document.



# **Table of Contents**

| 1   | Introduction                             |                                           | 4  |
|-----|------------------------------------------|-------------------------------------------|----|
| 1.1 | С                                        | Dbjective                                 | 4  |
| 2   | (                                        | Getting Started                           | 5  |
| 3   | I                                        | FPGA Flow and Timing                      | 6  |
| 3.1 | Т                                        | iming Analysis Tools within Quartus       | 6  |
| 3.2 | 2 How to enter timing Design Constraints |                                           | 7  |
| 3.3 | S                                        | Synthesis and Placement Optimization      | 7  |
| 3.4 | R                                        | Routing Optimization                      | 7  |
| 3.5 | Т                                        | iming Closure Techniques                  | 8  |
| 4   | (                                        | Quartus Prime Project                     | 9  |
| 4.1 | Ν                                        | lew Quartus Prime project                 | 9  |
| 4.  | 1.1                                      | New project creation                      | 9  |
| 4.2 | D                                        | Pesign Entry                              | 14 |
| 4.2 | 2.1                                      | Project Top Level                         | 14 |
| 4.3 | D                                        | Pesign Flow                               | 18 |
| 4.3 | 3.1                                      | Add a Reset Release IP                    | 18 |
| 4.3 | 3.2                                      | Add a Multiplier                          | 22 |
| 4.3 | 3.3                                      | Add a Divider                             | 29 |
| 4.3 | 3.4                                      | Review the Top-Level Design               | 33 |
| 4.3 | 3.5                                      | RTL Viewer                                | 36 |
| 4.3 | 3.6                                      | Timing Constraints                        | 39 |
| 4.3 | 3.7                                      | Compilation                               | 41 |
| 4.3 | 3.8                                      | Compilation Results and Timing Results    |    |
| 4.3 | 3.9                                      | How to resolve Timing issues Attempt One  | 45 |
| 4.3 | 3.10                                     | How to resolve Timing issues -Attempt Two | 49 |
| 5   | - 1                                      | Legal Disclaimer                          | 59 |



# 1 Introduction

This workshop provides comprehensive information to help you understand how to set and use the FPGA design environment to ensure that your design meets timing requirements. The Quartus Prime Timing Analyzer is a powerful ASIC-style timing analysis tool that validates the timing performance of the FPGA using industry standard constraint methodology.

# 1.1 Objective

Create a design

- 1. Parameterize IPs
- 2. Add timing constraints
- 3. Review various timing errors
- 4. Implement solutions to remove the timing errors

#### **Lab Notes:**

Many of the names that the lab asks you to use for files, components, and other objects in this exercise must be spelled exactly as directed. This nomenclature is necessary because the pre-written files use certain names. Naming the components differently can cause errors.

This lab can be compiled on a local machine or on a remote machine hosted by CloudLabs.



# 2 Getting Started

The first objective is to ensure that you have all the necessary software installed so that the lab can be completed successfully. Below is a list of items required to complete this lab. A number of options are provided.

Option 1: Completing the lab using CloudLabs tools and the board farm.

• Personal computer or laptop running 64-bit Linux / Windows 10 or later with at least an Intel i3 core (or equivalent), 8GB RAM.

Option 2: Completing the lab using CloudLabs tools and local hardware.

- AXC3000 Board
- USB C cable
- Quartus Prime 25.1.1 Pro Standalone Programmer.
- Personal computer or laptop running 64-bit Linux / Windows 10 or later with at least an Intel i3 core (or equivalent), 8GB RAM.
- Terminal emulator (Putty or Tera term)

Option 3: Completing the lab using a laptop and local hardware.

- AXC3000 Board
- USB C cable
- Quartus Prime 25.1.1 Pro
- Ashling RiscFree IDE
- Personal computer or laptop running 64-bit Linux / Windows 10 or later with at least an Intel i3 core (or equivalent), 8GB RAM.
- Terminal emulator (Putty or Tera term)

A desire to learn!

# 3 FPGA Flow and Timing

In the FPGA flow, there are various steps such as design, compile, simulate, program and hardware verify as:



The workshop will focus on the Design and Compile section where a design is created and timing constraints are entered, reviewed and then changes are implemented to resolve issues.

Accurate timing constraints need to be entered before the compile stage so that the timing driven synthesis and place and route can optimize the design. Timing constraints are needed to ensure that the timing requirements are met. If timing constraints are not entered, Quartus make default assumptions about the timings which will not be correct.

Quartus will report if the timing requirements are met/not met. If the timing requirements are not met, there will be timing violations. (which will be seen in this workshop)

Timing Violations in FPGA designs are primarily categorized into two types: setup time violations and hold time violations.

- **Setup Time Violations:** Occur when a signal arrives at a flip-flop too late, missing the setup time requirement before the clock edge.
- **Hold time Violations:** Occur when a signal changes too soon after the clock edge, violating the hold time requirement.

Both types of violations can lead to incorrect data being captured and propagated through the design, causing functional failures.

# 3.1 Timing Analysis Tools within Quartus

Timing analysis is a critical step in identifying potential timing violations. The following tools and techniques are commonly used within Quartus.

• **Static Timing Analysis (STA):** STA is a method of validating the timing performance of a design by analyzing all possible paths and ensuring they meet specified timing constraints without requiring simulation vectors.



 Timing Reports: Generated by STA tools like the Quartus Prime Timing Analyzer, timing reports provide detailed information about the critical paths, slack times, and violated constraints.

### 3.2 How to enter timing Design Constraints

Properly defining and applying design constraints is crucial for mitigating timing violations. This involves:

- **Constraint files:** Utilize Synopsys® Design Constraints (SDC) files to specify timing requirements, such as clock frequencies, input/output delays, and multicycle paths.
- **Clock Constraints:** Define accurate clock constraints, including primary clocks, generated clocks, and clock groups, to ensure precise timing analysis.
- **Path-Specific Constraints:** Apply constraints to specific paths or exceptions to handle unique timing requirements and optimize critical paths.

Some design constraints will be covered in this workshop.

There are different ways to achieve timing closure such as changing the design, synthesis and placement optimization, routing and timing closure techniques.

# 3.3 Synthesis and Placement Optimization

Synthesis and placement play a pivotal role in achieving timing closure:

- **Logic Synthesis:** Optimize the RTL design during synthesis to improve the overall timing performance. Techniques include retiming, logic replication, and resource sharing.
- **Placement Optimization:** During the placement phase, the tool positions logic elements on the FPGA fabric to minimize critical path delays. Manual floor planning can be employed to guide placement for better performance.

# 3.4 Routing Optimization

Routing significantly impacts the timing of a design:

- **Timing-Driven Routing:** Utilize timing-driven routing algorithms to prioritize critical paths during routing, reducing delays and improving timing closure.
- **Incremental Routing:** Apply incremental routing techniques to iteratively refine the routing of critical paths without affecting the entire design.



# 3.5 Timing Closure Techniques

Several techniques can be employed to achieve timing closure such as:

- **Pipelining:** Introduce pipeline stages to break long combinational paths, reducing the delay and meeting timing constraints. This will increase the latency of the path that has been pipelined as a trade-off.
- **Clock Domain Crossing (CDC):** Properly manage signals crossing different clock domains using synchronizers and FIFOs to prevent metastability and timing issues.

Some of these techniques will be covered in this workshop.



# **4 Quartus Prime Project**

This chapter gives instructions for creating the hardware project in Quartus® Prime Pro 25.1.1

### 4.1 New Quartus Prime project

The hardware implementation starts with a Quartus® Prime project. A Quartus project defines the location for the HDL and IP files used, target family, target device, and initial settings. After the initial creation of the project, changes can be made. Quartus uses the project location for the generated files.

### 4.1.1 New project creation

There are screens that need to be filled in when creating a new project. The following steps will take you through all of them.

### 4.1.1.1 Open Quartus Pro 25.1.1

If not already open, from the Start menu or the Desktop, open Quartus Prime Pro 25.1.

### 4.1.1.2 Create a new project

Using the New Project Wizard: File  $\rightarrow$  New Project Wizard. This screen shows an introduction window.





- 4.1.1.3 Click Next
- 4.1.1.4 Configure the New Project Wizard
- 4.1.1.5 Specify project directory, name, and top-level entity information:

Note: No spaces are allowed in path or filenames.

- 4.1.1.6 Ensure that the Empty Project radio button is selected on the left side of the window, as this is the new project (not an existing project)
- 4.1.1.7 Type the directory name in which you will store your Quartus project files as c:/altera\_workshops/axc3000/Timing\_closure\_Lab
- 4.1.1.8 Specify the name of the project: timing\_closure\_lab
- **4.1.1.9** Specify the name of the top-level entity: **top**



### 4.1.1.10 Click Next

4.1.1.11 Specify Family and Device Settings

In the Family field, select **Agilex 3 (C-series)** and enter the part number (**A3CY100BM16AE7S**) in the Name Filter text box and select it. Ensure that the device is highlighted in blue. It has been seen if the device is not highlighted, another



(default) device will be selected. This part is the same part as on the AXE-5 board but there will be no programming in this case.



### 4.1.1.12 Click Next.

### 4.1.1.13 Add Files to the Project

In the Quartus → Add Files section, select the by the file name, change to the c:/altera\_workshops/axc3000/Timing\_closure\_Lab





Note by default, you will not see both files unless you **select all Files** in the bottom right corner as





# 4.1.1.14 Select both files: **top.vhd** and **top.out.sdc** file and Select Open. The files will then be seen as



#### 4.1.1.15 Select Next

### 4.1.1.16 EDA Tools Settings

On the EDA Tools Settings page, select **Next**. No third party (EDA) software will be used in this workshop.

### 4.1.1.17 Summary Screen

The Summary screen will show the file location and the settings for the device. These settings can be changed if needed, later.





4.1.1.18 Click Finish. The Project is now set up.

# 4.2 Design Entry

In this workshop you create components and then use the top-level file to compile the design.

### 4.2.1 Project Top Level





The top-level file is seen in the **Project Navigator** pane (top left). The middle section (**Compilation Dashboard**) shows the FPGA steps which will be taken by the compiler. These steps include analysis and synthesis, fitter, etc.

The Agilex 3 device needs to implement a Reset Release IP (to ensure that the FPGA design comes out of reset correctly), thus enabling the option to connect the Reset Release IP to the init\_done should be done. More details on the Reset Release IP will be described later in this workshop. The conf\_done pin (which is a dual-purpose pin) can also be set the same as for the other workshops.

To do so, select the menu **Assignments**  $\rightarrow$  **Device...** then click the **Device and Pin Options** button.



When a window opens:

4.2.1.1 Select **Configuration** in the Category pane and Click the **Configuration Pin Options** bar.





### 4.2.1.2 Check the box to the left of **USE CONF\_DONE** output and select **SDM\_IO16**

The Conf\_done pin is used to tell that the configuration is complete and after the configuration, it can be used as general purpose I/O.

### 4.2.1.3 Check the box to the left of **USE INIT\_DONE** output and select **SDM\_IOO**

The init\_done pin indicates that the FPGA initialization is complete. The Reset Release IP that will be described and created in this workshop can be connected to the Init\_done pin.

4.2.1.4 Click **OK** in multiple windows (3 times) until the windows are closed.







### 4.3 Design Flow

What will be implemented in the next steps are IPs (multiplier, divider and reset IP) and a top-level file to implement and compile a small design.

At a high level, the FPGA design will look like the following:



### 4.3.1 Add a Reset Release IP

For Agilex 3 devices (and other families), it is recommended to use the Reset Release IP. The Reset Release is an IP that generates a signal to indicate the device configuration is complete. It holds the control circuit in reset until the configuration is complete and user mode is entered. If this IP is not implemented, Quartus will report a warning that the configuration might not be correct.

The Reset Release IP in the top-level view is





### 4.3.1.1 Open IP Catalog

4.3.1.2 In the search bar of the IP Catalog, type "reset release", and double click on Agilex Reset Release Intel FPGA IP as below. Even if part of the word "reset" is typed, Quartus will show the closest IP.



4.3.1.3 Type the file name as **reset\_release**. Select **Create** (bottom right of the window) as





4.3.1.4 Select the type of reset output port as **Reset interface** 



Conduit interface is a legacy reset output, thus the Reset interface should be selected.

4.3.1.5 Select **Generate HDL** in bottom right of the window





4.3.1.6 Change the **Default settings to be VHDL**. Verilog could have been used as well but this workshop was created with VHDL files. The focus for this workshop is on synthesis (not on simulation).



- 4.3.1.7 Select **Generate** (bottom right of the window).
- 4.3.1.8 Select **Yes** to the window of Save? Changes to unsaved systems will be lost on refresh.





4.3.1.9 Select Close after the Generation is complete (ie green text) as



4.3.1.10 Close the IP Parameter Window by selecting **File** → **Exit** 

# 4.3.2 Add a Multiplier

There will be multiplier block to multiply input data together. The multiplier in the top-level view is seen underlined below.





### 4.3.2.1 IP Catalog

In the search bar of the IP Catalog, type "mult", and double click on LPM\_Mult Intel FPGA as below. Even if part of the word "mult" is typed, Quartus will show the closest IP In the search bar of the IP Catalog, select LPM\_Mult Intel FPGA IP.





### 4.3.2.2 Provide the File Name. Select **Create**



Configuration of the multiplier will be next. It will be configured as an 16 x 16 multiplier.



4.3.2.3 Under the General tab, change the **Dataa width =16 and Datab width =16** (Larger number of bits will take longer to compile).





4.3.2.4 Under the **General 2 tab**, select **Use Logic Elements**. The Agilex 3, which runs very fast, could implement the resources in a multiplier block, but in this case, use logic elements. (At the end of the workshop, the dedicated multiplier can be tried).





4.3.2.5 Under the **Pipelining** tab ensure that no pipelining is enabled (which is the default)



4.3.2.6 Select **Generate HDL** in the bottom right corner as





4.3.2.7 Change the **HDL design files to be VHDL** (if it is not set). Verilog files could be used, but this workshop was created with VHDL.



### 4.3.2.8 Select **Generate** in the bottom right as





4.3.2.9 Select **Yes** when prompted to Save? Changes to unsaved systems will be lost on refresh.



4.3.2.10 Select **Close** after the Generation is complete (ie green text) as



4.3.2.11 Close the IP Parameter Window by selecting **File** → **Exit** 

### 4.3.3 Add a Divider

The last IP to add is the divider. The reason for the divider is to make the design run slower, because a divider does require considerable processing. In the overview of the FPGA design, the divider is seen below.





### 4.3.3.10pen IP Catalog

In the search bar of the IP Catalog, type "divide", and double click on LPM\_Divide FPGA IP as below. Even if part of the word "divide" is typed, Quartus will show the closest IP In the search bar of the IP Catalog.



4.3.3.2 Provide the File Name as **Div32by16**. Select **Create** in the bottom right of the corner.





4.3.3.3Under the **General** tab, change the **Numerator = 32** (this value of 32 will be connected to the output of the multiplier that has the output of 16x16 ( which is set to 32) and **denominator = 16** as





### 4.3.3.4 Under the **General1 tab**, set the **output latency as 1** (just one pipeline) as



4.3.3.5 Select **Generate HDL** (bottom right of the window) as



4.3.3.6 Leave the defaults (as it will be set to VHDL) and select **Generate** 





4.3.3.7 Select **Yes** to the window of Save? Changes to unsaved systems will be lost on refresh.



4.3.3.8 Select **Close** after the Generation is complete (ie green text) as



- 4.3.3.9 Select Close
- 4.3.3.10 Close the IP Parameter Window by selecting **File** → **Exit**
- 4.3.4 Review the Top-Level Design



A top-level file is needed for each Quartus project. In this case, the top-level file, which is completed for you, will "connect" the various generated IP.



In the Project Navigator window, **double click on the top.vhd file** so that the top-level file opens.



```
library IEEE;
library altera_mult_add_1921;
use IEEE.std_logic_1164.all;
use IEEE.numeric_std.all;
```

The file has different sections i.e. library, entity, and architecture section.



The library section calls the IEEE defined library files, which are used for the definition of handling bits, and arrays.

The entity section of top defines the inputs (seen with the word in) and output signals (seen with the word out). The signal lengths are either 1 bit (std\_logic) or a vector (ie std\_logic\_vector).

```
entity top is
   port (
        dataa : in std_logic_vector(15 downto 0) := (others => '0');
        datab : in std_logic_vector(15 downto 0) := (others => '0');
        denom : in std_logic_vector(15 downto 0) := (others => '0');
        result : out std_logic_vector(31 downto 0);
        remain : out std_logic_vector(15 downto 0);
        renock0 : in std_logic := '0';
        clock1 : in std_logic := '0'
    );
end entity top;
```

The component section tells Quartus that there are sub-files. The components are the multiplier and divider. (For reference, the Reset Release IP should have been added here and in the port map section to ensure that device comes out of configuration correctly. The Reset Release IP does not affect timing, and the focus of the workshop is on timing).

The signal section defines the signals that are "used" to connect the signals from the multiplier or the divider to the top-level file.

Note the two clocks (clock0 and clock1) are used to clock different sections as below. These are the different clock domains.

```
CAPTURE DATA0 : process (clock1)
begin
    if rising_edge(clock1) then
        dataa_r <= dataa;</pre>
        datab r <= datab;</pre>
    end if:
end process CAPTURE DATA0;
CAPTURE_DATA1 : process (clock0)
begin
    if rising_edge(clock0) then
        denom r <= denom;</pre>
        denom r2 <= denom r;</pre>
    end if;
end process CAPTURE DATA1;
CAPTURE OUT0 : process (clock0)
begin
    if rising_edge(clock0) then
         result <= result u;</pre>
```



```
remain <= remain_u;
end if;
end process CAPTURE_OUTO;</pre>
```

The final section is the port map section (for example) where there is the actual connection of sub-files signals to the top-level file signals. For example, the multiplier and divider signals are connected to the top-level file.

```
u0 : component Mult16x16
    port map (
        dataa => dataa_r,
        result => mult_result,
        datab => datab_r
);

u1 : component Div32by16
    port map (
        numer => mult_result,
        denom => denom_r2,
        clock => clock0,
        quotient => result_u,
        remain => remain_u
);
```

Since the file may not be easy to visualize, the following step using RTL viewer will show this better and to help with your understanding.

### 4.3.5 RTL Viewer

The RTL Viewer is a way to graphically show how Quartus sees the code. Before using the RTL Viewer, Quartus needs to check for possible syntax errors and build a database.

To build a database, the Analysis and Synthesis which is part of the compile flow can be selected.





## 4.3.5.1 Select Analysis and Synthesis by selecting



## Once the Synthesis step is complete (with the green checkmark)



## 4.3.5.2 Select Netlist Viewers → RTL Analyzer (Elaborated) as





RTL Analyzer (Elaborated) is the step where Quartus shows graphically a view of the design close to what you have implemented. The other views of the RTL Analyzer are a result of further Quartus compilation steps. The view of the design is



Note that the registers are in pink, while the Multiplier and Divider are in blue. The input signals and output signals are registered. Registers can be used to synchronize parts of the code. Registers on the input (data) and output (result) are needed so that the fmax can be determined. Without these registers, the clock rate of the design cannot be calculated.

The input and output registers and the two clocks can be seen for example in the top-level code as





```
if rising edge(clock1) then
        dataa_r <= dataa;</pre>
        datab_r <= datab;</pre>
    end if;
end process CAPTURE_DATA0;
CAPTURE_DATA1 : process (clock0)
begin
    if rising_edge(clock0) then
        denom_r <= denom;</pre>
        denom_r2 <= denom_r;</pre>
    end if;
end process CAPTURE_DATA1;
CAPTURE OUT0 : process (clock0)
begin
    if rising_edge(clock0) then
         result <= result_u;
         remain <= remain_u;</pre>
    end if;
end process CAPTURE_OUT0;
```

**4.3.5.3** In the RTL Viewer, select File → Close.

## 4.3.6 Timing Constraints

Timing Constraints are very important in a FPGA design because they instruct Quartus on how fast/slow different parts of the design are to run. Quartus uses these constraints to meet/exceed the assignments. Providing accurate timing will enable the software to easily create a FPGA design. If the timing is over constrained the software will spend longer trying to meet timing.

Timing constraints used for Quartus design is .sdc, where sdc stands for **Synopsys Design Constraint**. The .sdc file was imported in this design.

4.3.6.1 Go to the Project Navigator (top left of the Quartus window) and select the Files tab





Double-**click on the top.out.sdc file** so that the file opens. There are various lines in this file. The lines in green are comment lines. The lines that are not in green are what Quartus uses.

The lines that state -period 4.00 mean that 1/period (4 ns) equals 250 MHz for the clock0 and the clock1 signals.

The values after the word waveform in the {} state how the clocks toggle in terms high vs low.

The last line that states that asynchronous tells Quartus that the clocks are not related to each other.



## 4.3.7 Compilation

Compilation is where the software takes the database that it created during the earlier step (Analysis and Synthesis) along with the timing constraints and then the software places and routes (connect) the design into the device.

The next step is to see the timing results. Select **Processing → Start Compilation** as



#### 4.3.7.1 Select **Yes** to the window of



During the compilation, Quartus runs through various steps such as placing and routing the design. Since this design will not be programmed into the device, there are no pin assignments and as result, there will be a warning that there are no pin assignments for almost 100 pins.

The time for the compilation depends on the computer used. On a relatively fast computer, it runs less than 6 minutes through the compile process.





The Timing Analyzer window will open automatically.

**Note** in the Timing Analyzer window that it states that the timing requirements are not met and there are setup issues (indicated with a red line). Items in red show what failed.





## 4.3.7.2 Close the Timing Analyzer window by selecting **File → Close**



## 4.3.8 Compilation Results and Timing Results

One way to see the timing path results is to open the Compilation Report...

4.3.8.1 Select Processing → Compilation Report as



4.3.8.2 And then expand the Timing Analyzer → Worst-Case Timing Paths → Setup as





Note the many negative slack violations of -30.465 ns. This is a large negative slack which means the data will not be caught correctly. The reason for 10 failing paths is that the limit is set (by default) to be 10. The number of 10 should be set to larger to see more results. To ensure a design will work, the slack needs to be above zero for all corner cases.

Setup violations occur when a signal arrives at a flip-flop too late, missing the setup time requirement before the clock edge.

One thing to note is the nodes that are failing are from the divider (lpm\_divide) to the remain[6]/remain[5] registers. Another way to look at this in the RTL Viewer (view seen earlier) is the stage from the div32by16 to remain[15..0] is the issue.





Another item to note: High negative slack means that items in the design need to be changed. If the negative slack had been very small i.e. picoseconds range, there are ways within Quartus to try to change the settings (i.e. by changing the initial seed setting of the compiler) to try to make it meet timing rather than changing the code.

## 4.3.9 How to resolve Timing issues Attempt One

There are different ways to solve timing issues.

One way is to add pipelines (registers). The clock makes the registers synchronized and provided more time for the data to arrive.

To avoid possible typing issues of creating pipelines in the code, a VHDL file was created where the registers were pre-added.

## 4.3.9.1 Add the file top\_answer.vhd to the project

4.3.9.2 Within Quartus, select File → Open → select top\_answer and Select Add File to Current Project.



## 4.3.9.3 Select **Open**

The file should now look like the following figure in the Project Navigator. Right click on the top\_answer.vhd and set as Top-Level Entity.





The icon of the top-level entity now changes to the top\_answer file as follows.

Top Level Entity means the Quartus will compile from that file down so that it compiles the sub files.



## 4.3.9.4 Select Start Compilation as



#### 4.3.9.5 Select **Yes** to the pop-up window of



It will then compile.

The Timing Analyzer window opens, and it will show that there are still timing violations as seen in red (top right) and the bottom line in purple.





- 4.3.9.6 Close the **Timing Analyzer Window** that opens automatically.
- 4.3.9.7 Select in Quartus → Processing → Compilation Report and open the Timing Analyzer results as



Note the slack has decreased from -30.465 ns to -20.012 ns. This is still negative large slack but the slack value has decreased.



## Select **Tools** → **Netlist Viewer** → **RTL Analyzer Netlist** viewer. The view looks like







(For comparison the original Netlist Viewer shows)

There are many more registers now.

The reason for adding more input registers is to have synchronization of the clocks. The registers between the multiplier and divider IPs serve as pipelining between the two IPs.

However, the timing issue is still between the divider and the output registers.

4.3.9.8 In the RTL Analyzer Window select File → Close.

## 4.3.10 How to resolve Timing issues - Attempt Two

Since the slack is still large, the next step is to look for other ways to add more pipelining.

One way to add pipelining is to add latency within the Divider IP itself.

### 4.3.10.1 In the Project Navigator window, **double-click the Div32x16.ip**



4.3.10.2 Select **Close** for the Open System Completed as





4.3.10.3 Under the General 1 tab of the LPM\_divide, change the output latency from 1 to 13



This means that there will be 13 clock cycles to the output. The pipelining within the divider will now be 13.



4.3.10.4 Click on Generate HDL button. Select **Generate** (bottom right corner of the window) again.



#### 4.3.10.5 Select **Yes** for



- 4.3.10.6 After the generation is complete, select **Close.**
- 4.3.10.7 Select in the IP Parameter Editor for the LPM\_Divide, **File** → **Exit**.
- 4.3.10.8 In the Quartus main window, select **Processing** → **Start Compilation**
- 4.3.10.9 Select in the Timing Analyzer Window, **File** → **Close**.
- 4.3.10.10 Select **Yes** to the pop window



After the Timing Analyzer window opens, it is seen that the timing still does not meet.





- 4.3.10.11 Select in the Timing Analyzer Window, File → Close.
- 4.3.10.12 Within Quartus, select **Processing** → **Compilation Report** to see the timing results.

There are other ways to see the timing results, but this is one way to do this.

4.3.10.13 Expand the Timing Analyzer and then the Worst Case Timing Paths → Setup:





Note the timing slack has now decreased to -1.774 ns. The initial timing violations were -30.465 ns, then with added pipelining in the code, it decreased to -20.012, and now in this case, the timing violations decreased to -1.774 ns. This is now getting much closer to meeting the slack requirement.

#### 4.3.10.14 How to resolve Timing Issues-Attempt Three

Since the output latency in the Divider helped considerably to almost resolving the issue, the next step is try adding more latency in the Divider.

- 4.3.10.15 Within the Project Navigator window, **double-click on the Div32x16.ip**. Select **Close** in the Open System Completed dialog box.
- 4.3.10.16 In the LPM\_Divide Intel FPGA IP under the **General 1 tab**, change the 13 clock cycles to be **16 clock cycles** as





4.3.10.17 Select **Generate HDL** (bottom right corner of the window) and select **Generate** (bottom right corner) on the **Generation** dialog box.





## 4.3.10.18 Select Yes when prompted



## **4.3.10.19** After the generation is complete, select **Close**



- 4.3.10.20 Within the IP Parameter Window, select **File** → **Exit.**
- 4.3.10.21 From the Quartus Main menu, select **Processing** → **Start Compilation**.
- 4.3.10.22 Select Yes.





Note when the Timing Analyzer window opens, now there are no longer failing paths as it shows pass for the setup values.



After the Timing Analyzer window opens, it is seen that the timing still does not meet.



4.3.10.23 Close the Timing Analyzer window by selecting **File**  $\rightarrow$  **Close**.

## 4.3.10.24 Within Quartus, select **Processing** → **Compilation Report** and expand the Timing Analyzer as



Note the timing slack has now decreased to -0.623 ns. The initial timing violations were -30.465 ns, then with added pipelining in the code, it decreased to -20.012 ns, and now in this case, the timing violations decreased to -0.623 ns. This is now getting much closer to meeting the slack requirement. However, experimentation with deeper pipelines (up to 32 levels) indicate that it will still not meet timing. It appears that this speed grade device cannot close timing at 250MHz.

A solution would be to reduce the clock0 and clock1 timing requirements in the SDC file from a period of 4ns to perhaps 5ns. This would reduce the fmax from 250 MHz to 200 MHz. Another solution might be to use a faster speed grade device.



There are unconstrained paths because the input and output ports were not assigned.

The next item is to expand the individual settings in the Timing Analyzer, and look at the various items such as minimum pulse width, unconstrained paths, hold summary and more



Under fmax summary, it is seen that the clockO runs almost 216.31 MHz. Now for the clk1 setting, there is a section in the next, optional timing section that can be looked at.

Optional timing experiments that could be done

The following are optional items that could be looked at by using the same flow as before.

There are other items for timing. You can try these items or other items.

- 1) As mentioned previously, use a faster speed grade device or reduce the timing requirements
- 2) Try using the Netlist Analyzer i.e. the Technology Map Viewer to see more details for clk1.

# CONGRATULATIONS! YOU HAVE SUCCESSFULLY COMPLETED THE TIMING CLOSURE LAB!



## 5 Legal Disclaimer

#### **ARROW ELECTRONICS**

#### **EVALUATION BOARD LICENSE AGREEMENT**

By using this evaluation board or kit (together with all related software, firmware, components, and documentation provided by Arrow, "Evaluation Board"), You ("You") are agreeing to be bound by the terms and conditions of this Evaluation Board License Agreement ("Agreement"). Do not use the Evaluation Board until You have read and agreed to this Agreement. Your use of the Evaluation Board constitutes Your acceptance of this Agreement.

#### **PURPOSE**

The purpose of this evaluation board is solely intended for evaluation purposes. Any use of the Board beyond these purposes is on your own risk. Furthermore, according the applicable law, the offering Arrow entity explicitly does not warrant, guarantee or provide any remedies to you with regard to the board.

#### **LICENSE**

Arrow grants You a non-exclusive, limited right to use the enclosed Evaluation Board offering limited features only for Your evaluation and testing purposes in a research and development setting. Usage in a live environment is prohibited. The Evaluation Board shall not be, in any case, directly or indirectly assembled as a part in any production of Yours as it is solely developed to serve evaluation purposes and has no direct function and is not a finished product.

#### **EVALUATION BOARD STATUS**

The Evaluation Board offers limited features allowing You only to evaluate and test purposes. The Evaluation Board is not intended for consumer or household use. You are not authorized to use the Evaluation Board in any production system, and it may not be offered for sale or lease, or sold, leased or otherwise distributed for commercial purposes.

#### **OWNERSHIP AND COPYRIGHT**

Title to the Evaluation Board remains with Arrow and/or its licensors. This Agreement does not involve any transfer of intellectual property rights ("IPR) for evaluation board. You may not remove any copyright or other proprietary rights notices without prior written authorization from Arrow or it licensors.

#### **RESTRICTIONS AND WARNINGS**

Before You handle or use the Evaluation Board, You shall comply with all such warnings and other instructions and employ reasonable safety precautions in using the Evaluation Board. Failure to do so may result in death, personal injury, or property damage.

You shall not use the Evaluation Board in any safety critical or functional safety testing, including but not limited to testing of life supporting, military or nuclear applications.



Arrow expressly disclaims any responsibility for such usage which shall be made at Your sole risk.

#### **WARRANTY**

Arrow warrants that it has the right to provide the evaluation board to you. This warranty is provided by Arrow in lieu of all other warranties, written or oral, statutory, express or implied, including any warranty as to merchantability, non-infringement, fitness for any particular purpose, or uninterrupted or error-free operation, all of which are expressly disclaimed. The evaluation board is provided "as is" without any other rights or warranties, directly or indirectly.

You warrant to Arrow that the evaluation board is used only by electronics experts who understand the dangers of handling and using such items, you assume all responsibility and liability for any improper or unsafe handling or use of the evaluation board by you, your employees, affiliates, contractors, and designees.

#### **LIMITATION OF LIABILITIES**

In no event shall Arrow be liable to you, whether in contract, tort (including negligence), strict liability, or any other legal theory, for any direct, indirect, special, consequential, incidental, punitive, or exemplary damages with respect to any matters relating to this agreement. In no event shall arrow's liability arising out of this agreement in the aggregate exceed the amount paid by you under this agreement for the purchase of the evaluation board.

### **IDENTIFICATION**

You shall, at Your expense, defend Arrow and its Affiliates and Licensors against a claim or action brought by a third party for infringement or misappropriation of any patent, copyright, trade secret or other intellectual property right of a third party to the extent resulting from (1) Your combination of the Evaluation Board with any other component, system, software, or firmware, (2) Your modification of the Evaluation Board, or (3) Your use of the Evaluation Board in a manner not permitted under this Agreement. You shall indemnify Arrow and its Affiliates and Licensors against and pay any resulting costs and damages finally awarded against Arrow and its Affiliates and Licensors or agreed to in any settlement, provided that You have sole control of the defense and settlement of the claim or action, and Arrow cooperates in the defense and furnishes all related evidence under its control at Your expense. Arrow will be entitled to participate in the defense of such claim or action and to employ counsel at its own expense.

#### **RECYCLING**

The Evaluation Board is not to be disposed as an urban waste. At the end of its life cycle, differentiated waste collection must be followed, as stated in the directive 2002/96/EC. In all the countries belonging to the European Union (EU Dir. 2002/96/EC) and those following differentiated recycling, the Evaluation Board is subject to differentiated recycling at the end of its life cycle, therefore: It is forbidden to dispose the Evaluation Board as an undifferentiated waste or with other domestic wastes. Consult the local



authorities for more information on the proper disposal channels. An incorrect Evaluation Board disposal may cause damage to the environment and is punishable by the law.