## Report for OctalConverter

## File 1: OctalConverter\_Pkg.vhd

- Package Declaration: Defines a package OctalConverter\_Pkg that includes a record type RecordType.
- RecordType: Contains three fields:
  - as\_integer: An integer.
  - as\_octal: An integer representing the octal value.
  - as std logic vec: A 9-bit std logic vector.

```
package OctalConverter_Pkg is
-- Define a record type to hold integer, octal, and std_logic_vector values
type RecordType is record
as_integer : integer;
as_octal : integer;
as_std_logic_vec: std_logic_vector(8 downto 0);
end record;
end OctalConverter Pkg;
```

#### File 2: OctalConverter.vhd

- Entity Declaration: Defines the entity OctalConverter with:
  - Inputs: A (integer ranging from 0 to 511) and B (9-bit std\_logic\_vector).
  - Outputs: X and Y (both of type RecordType).
- Architecture:
  - Signals: Internal signals octalA, octalB, hundreds, tens, and unit for intermediate conversion results.
  - Conversion Logic:
    - Converts integer input A to its octal representation and stores it in octalA.
    - Calculates each octal digit for B using conditional statements and stores them in hundreds, tens, and unit.
    - Combines the octal digits into a single integer for octalB.
  - Record Population:
    - Populates record X with the integer input A, its octal representation octalA, and its std\_logic\_vector representation.
    - Populates record Y with the integer representation of the std\_logic\_vector input B, its octal representation octalB, and the std\_logic\_vector itself.

# File 3: OctalConverter\_tb.vhd

- Entity Declaration: Defines the test bench entity OctalConverter\_tb with no ports.
- Architecture:
  - Component Declaration: Declares the OctalConverter component.
  - Signal Declarations: Signals for the inputs and outputs of the OctalConverter.
  - Instantiation: Instantiates the OctalConverter component and maps its ports to the signals.
  - Stimulus Process:
    - Test Cases:
      - Test case 1: Inputs A = 123 and B = "001111010" (decimal 123).
      - Test case 2: Inputs A = 256 and B = "100000000" (decimal 256).
      - Test case 3: Inputs A = 511 and B = "111111111" (decimal 511).
      - Test case 4: Inputs A = 0 and B = "000000000" (decimal 0).
    - Assertions: Uses assert statements to check if the outputs match the expected values. If not, an error message is reported.

```
-- Stimulus process
process
begin

-- Test case 1

A <= 123; -- Integer input
B <= "001111010"; -- Equivalent of decimal 123
wait for 10 ns;
assert (X.as_integer = 123) and (X.as_octal = 173) and (X.as_std_logic_vec = std_logic_vector(to_unsigned(123, 9)))
report "Test Case 1 Failed: X values are incorrect" severity error;
assert (Y.as_integer = 123) and (Y.as_octal = 173) and (Y.as_std_logic_vec = B)
report "Test Case 1 Failed: Y values are incorrect" severity error;
```

## **Summary**

The provided VHDL files implement an octal converter that converts integer and std\_logic\_vector inputs to their octal representations and outputs them in a record type. The test bench verifies the functionality of the converter by applying various test cases and checking the outputs using assertions. The report summarizes the key components and functionality of each file, providing a concise overview of the implementation and testing process