#### **ELEC 402**

# Noise Margin In Digital Circuits Lecture 6

Reza Molavi
Dept. of ECE
University of British Columbia
reza@ece.ubc.ca

Slides Courtesy: Dr. Res Saleh (UBC), Dr. D. Sengupta (AMD), Dr. B. Razavi (UCLA)

#### Overview

#### Background

Digital IC designs must operate properly in noisy environments. We would like to have some notion of how robust a circuit is to external noise sources. The classical noise margins are defined based on the unity gain points of the VTC. These metrics eventually lead us to desirable properties that logic gates must have in order to work properly. We will look at how to calculate this for inverters in this lecture.

# Noise Margin and Sensitivity

- Robustness of a circuit (i.e., its ability to operate properly in the presence of noise) depends on two factors:
  - 1. Noise margins (voltage metric)
    - how much noise can we apply before the gate fails
    - many different ways to measure this
  - 2. Noise sensitivity
    - how much noise can actually couple into the gate
    - depends on gate type and its connection to noise source
- First component sets requirements on the gate to handle noise
- Second component captures the response of the circuit to a given noise input (will be discussed later)
- Start by examining the first issue using basic inverter circuit...

## Ideal Inverter Characteristics (VTC)



# Physical Inverter Characteristics (VTC)



- ■The Gain is -1 at V<sub>IH</sub> and V<sub>IL</sub>
- Important points on graph:
  - ■V<sub>OH</sub>, V<sub>OL</sub>
  - •V<sub>s</sub>
  - $V_{IL}$ ,  $V_{IH}$
  - ■V<sub>OUH</sub>, V<sub>OUL</sub>



#### **Noise Attenuation**

 What does this type of VTC imply about a noisy signal as it passes through a logic gate?

Noise is reduced:



 Next, consider metrics for noise tolerance and the implications on the characteristics of the gate

# The Regenerative Property

 A gate with regenerative property ensure that a disturbed signal converges back to a nominal voltage level



# Multi Stage Noise Margin (MSNM)

 Noise actually occurs between every gate and not at a single stage, as we have assumed so far



- In the above circuit, we need to determine how much noise we can tolerate before the circuit stops working as expected
- We note that Vout = f(Vin)
- With noise Vout' = f(Vin) + Vnoise x Gain + Higher-order terms
- If the Gain < 1, then noise is attenuated; otherwise it is amplified</li>
- IDEA: Develop a metric based on keeping the Gain < 1</li>

# Classical Noise Margin



## Requirements for a Valid Logic Gate

- Must have a high gain region between two low gain regions
- Gain must be below 1 for low gain regions
- Gain must be greater than 1 for high gain region
- Output must swing from valid low to valid high
  - Low output should be below V<sub>II</sub>
  - High output should be above V<sub>IH</sub>

#### Next ...

Basic structure of MOS inverter is shown below: NMOS pulldown device with a variety of possible pullup devices



We will derive the noise margin parameters for different types of inverters

# Resistive-Load Inverter Design "5 Point Technique"



How to plot VTC from load line representation?

- 1) Find the two extremes of output voltage, e.g. V<sub>OH</sub> and V<sub>OL</sub> (be careful with the MOS region of operation for each derivation)
- 2) Express the  $V_{out}$ - $V_{in}$  relationship (usually the current equations of the devices provides that ) and find points where  $\delta V_{out}/\delta V_{in} = -1$  ( $V_{IH}$  and  $V_{IL}$ )
- 3) Find the switching point where  $V_{in}=V_{out}=V_{S}$
- 4) Plot VTC using the values of five points and calculate NM as  $V_{OH}$ - $V_{IH}$  and  $V_{IL}$ - $V_{OL}$

Let's apply the technique to resistive-load inverter design

The extremes

Remember that in inverters an input value of  $V_{OH}$  (it is the output of previous stage) creates an output of  $V_{OL}$  and vice versa, hence we first find the easier of the two, i.e. the more straightforward one, and then replace it in expression of  $I_{OUT} = I_{load}$  to find the other one

- At one extreme the transistor is off hence no current, V<sub>OH</sub>=V<sub>DD</sub>
- At the other extreme we use  $V_{in}=V_{OH}=V_{DD}$  in the expression of  $I_{OLIT}=I_{load}$  to find the  $V_{OL}$   $I_R=I_{DS}(lin)$

Substituting in the expressions for the resistor current and NMOS current:

$$\frac{V_{DD} - V_{OL}}{R_L} = \frac{W_N}{L_N} \frac{\mu_n C_{ox}}{2\left(1 + \frac{V_{OL}}{E_{oL}}\right)} [2(V_{OH} - V_T)V_{OL} - V_{OL}^2]$$

We know VOL is very small so for your calculations we can ignore it (Engineering approximations are IMPORTANT!)

setting 
$$k = (W/L) \mu_n C_{ox}$$

$$\frac{V_{DD} - V_{OL}}{R_L} = \frac{k}{2} [2(V_{OH} - V_T)V_{OL} - V_{OL}^2]$$

Knowing that  $V_{OH}=V_{DD}$  and neglecting  $V_{OL}^2$ 

**Board Notes** 

$$V_{OL} pprox rac{V_{DD}}{1 + kR_L(V_{DD} - V_T)}$$

Q: What should V<sub>OL</sub> ideally be? What are the engineering trade-offs to make it happen?

Note that we always trade-off power, area, timing and noise margin versus one another



2. Now, let's derive V<sub>IL</sub>

Note that these values are now input voltages corresponding to  $\delta V_{out}/\delta V_{in} = -1$ 

Step 1: detect the region of MOS operation

For  $V_{IL}$  the input is still considered low and output voltage is near  $V_{DD}$  (large  $V_{DS}$ )

$$I_{R} = I_{DS}$$
(sat)

$$\frac{V_{DD} - V_{\text{out}}}{R_L} = \frac{W \nu_{\text{sat}} C_{ox} (V_{\text{in}} - V_T)^2}{(V_{\text{in}} - V_T) + E_C L}$$

**Board Notes** 

Use engineering intuition again: V<sub>in</sub> – V<sub>T</sub> is small

Recalling that 
$$v_{\text{sat}} = \mu E_C/2$$
 Setting  $k = (W/L)\mu_n C_{OX}$ 

Now differentiate with respect to  $V_{in}$ , set  $\delta V_{out}/\delta V_{in} = -1$ , and  $V_{in}=V_{IL}$ 

$$V_{\rm IL} = V_T + \frac{1}{kR_L}$$

Let's look at NM<sub>1</sub> now:

$$V_{\rm IL} = V_T + rac{1}{kR_L}$$
  $V_{\rm OL} pprox rac{V_{\rm DD}}{1 + kR_L(V_{\rm DD} - V_T)}$ 

Q: Do you see the problem with noise margin optimization? (change k and R<sub>L</sub> to get a higher NM<sub>L</sub>)

Q: Which one would be a higher priority?

**Board Notes** 

3. In order to complete the derivation and plot the VTC we only need V<sub>S</sub> now (switching point)

Q: what is the MOS region of operation at switching point? Why?

$$I_R = I_{DS}$$
 and  $V_{ ext{in}} = V_{ ext{out}} = V_S$  
$$\frac{W 
u_{ ext{sat}} C_{ox} (V_S - V_T)^2}{(V_S - V_T) + E_C L} = \frac{V_{DD} - V_S}{R_L}$$

Side discussion: How to solve higher-order equation?

- Deterministic equations
- Iteration technique
- SPICE

