## 2020 CHIPS Alliance Workshop

# The Emergence of the Open Source AIB Chiplet Ecosystem

David C. Kehlet, Research Scientist 9/2020



## Legal Information

This presentation contains the general insights and opinions of Intel Corporation ("Intel"). The information in this presentation is provided for information only and is not to be relied upon for any other purpose than educational. Statements in this document that refer to Intel's plans and expectations for the quarter, the year, and the future, are forward-looking statements that involve a number of risks and uncertainties. A detailed discussion of the factors that could affect Intel's results and plans is included in Intel's SEC filings, including the annual report on Form 10-K.

Intel technologies' features and benefits depend on system configuration and may require enabled hardware, software or service activation. Performance varies depending on system configuration. No computer system can be absolutely secure. Check with your system manufacturer or retailer or learn more at www.intel.com.

Results have been estimated or simulated using internal Intel analysis or architecture simulation or modeling, and provided to you for informational purposes. Any differences in your system hardware, software or configuration may affect your actual performance.

<sup>†</sup>Tests measure performance of components on a particular test, in specific systems. Differences in hardware, software, or configuration will affect actual performance. Consult other sources of information to evaluate performance as you consider your purchase. For more complete information about performance and benchmark results, visit www.intel.com/benchmarks.

Copyright © 2020 Intel Corporation.

Intel, the Intel logo, the Intel. Experience What's Inside logo, eASIC, and Stratix are trademarks of Intel Corporation in the U.S. and/or other countries.

\*Other names and brands may be claimed as the property of others

## Chiplets on the Rise Recap

- Advanced packaging technology inspired new thinking about SoC microarchitecture
  - Use high die-to-die bandwidth to build a heterogeneous system
- Chiplets enable faster system development serving a broader range of applications
  - Intel E-tile on Stratix 10 achieved FPGA transceiver leadership
- Open source Advanced Interface Bus (AIB) standard encourages a chiplet ecosystem

"It may prove to be more economical to build large systems out of smaller functions, which are separately packaged and interconnected1."

Gordon E. Moore

1: 3rd Page of Moore's 1965 paper, "Cramming more components onto integrated circuits"





Images: Intel

## Open Source Hardware?

- Open source user's point of view, pro and con:
  - "[The CHIPS Alliance is addressing] the problem of high expenses of chipmaking and what can be done in the open source domain to reduce the cost." Zvonimir Bandic, Chair of the CHIPS Alliance, Sr. Director at Western Digital<sup>1</sup>
  - "Replacing proprietary IP license costs with open-source IP licenses will only reduce these [SoC development] costs by ~1%-20%." Brucek Khailany, Director of Research at NVidia<sup>2</sup>
  - Reuse to lower the cost of hardware development
- Open source provider's point of view:
  - Enable other companies' silicon to interoperate with my silicon
  - Address an expanded set of customer requirements
- 1. "Five Minutes with Zvonimir Bandic," Embedded Computing Design, May 2019
- 2. Khailany, Brucek, "ISSCC 2020 Panel: Open Source Hardware," IEEE International Solid-State Circuits Conference, February 2020

## Intel FPGA with two Ayar Labs TeraPHY<sup>TM</sup> optical I/O chiplets



Image: Intel

### Fully packaged FPGA with Ayar Labs optical I/O



Image: Ayar Labs, Inc. Used with permission.

## Intel and CHIPS Alliance



- CHIPS Alliance AIB Specification
- CHIPS Alliance AIB PHY Open Source Hardware
- CHIPS Alliance AIB Generator Open Source
  - With Blue Cheetah Analog Design, Inc.
- Excellent alignment with the CHIPS Alliance objectives<sup>1</sup>:

"The mission of the CHIPS Alliance is to develop high-quality, open source hardware designs relevant to silicon devices and FPGAs."

"By creating an open and collaborative environment, CHIPS Alliance shares resources to lower the cost of development."



1. Source: chipsalliance.org

AIB Die-to-Die Physical Interface

- Advanced Interface Bus (AIB)
  - Standard chiplet wide parallel physical interface
    - https://github.com/chipsalliance/AIBspecification
  - AIB is a clock-forwarded parallel data transfer like DDR DRAM
  - Advanced Packaging like InFO\* or EMIB
  - AIB is PHY level: OSI Layer 1
  - Build protocols like AXI\*-4 or CXL\* on top of AIB



Images: Intel

## AIB PHY Open Source Hardware

- https://github.com/chipsalliance/aibphy-hardware
  - Source is mostly connectivity from chiplet core to AIB I/Os
  - Modest amount of RTL for DLL and DCC bring-up handshaking
  - Behavioral models of custom cells for IO, DLL, DCC
- New Addition: Follower side Open Source code
  - Leader vs. Follower:
    - Differs in bring-up handshaking (only one side can control reset!)
    - Legacy pinout





AIB Leader and Follower

Images: Intel

## New: AIB Generator Open Source Hardware

- https://github.com/chipsalliance/aibphy-generator
  - Generates the custom cells for IO, DLL, DCC
  - Builds on the AIB PHY Open Source
- DLL Interpolator Generator Example
  - Delays the input clock to achieve 90 degree offset for data sampling
  - Compensates for PVT through dynamic phase interpolation
  - Usually implemented as custom design in a target process
- Generator abstracts design away from a proprietary process design kit (PDK)!

#### **AIB Custom Cells**

## AIB Generator Phase Interpolator Example

- Top-level specifications in yaml:
  - t<sub>d,step,min</sub>, t<sub>d,step,max</sub>, t<sub>p,max</sub>, S<sub>td,step</sub>
  - # of delay steps
- Generator produces netlist, GDS, LIB, LEF, and behavioral model
- All sizing decisions needed to achieve top-level specs are made using feedback from postlayout simulations



## Generated Custom Cells

- Why do we need custom cells, vs. standard cells?
  - IO: ESD and voltage level shifting
  - DLL, DCC: Fine control of clock edges
- Why do we need a DCC?
  - Dynamically compensates for VT to balance the bit periods of DDR transfers
- Why do we need a DLL?
  - Dynamically compensates for VT to center the receive data sampling



## Growing AIB Chiplet Portfolio

| Device with AIB                                 | Process    | Status      |
|-------------------------------------------------|------------|-------------|
| Intel® Stratix® 10 FPGA                         | Intel 14   | Production  |
| L-tile 17G SERDES                               | TSMC 20    | Production  |
| H-tile 28G SERDES                               | TSMC 20    | Production  |
| E-tile 56G SERDES                               | TSMC 16    | Production  |
| Intel® Agilex™ FPGA                             | Intel 10   | Sampling    |
| P-tile PCIe Gen4/UPI                            | TSMC 16    | Production  |
| University of Michigan offload ASIC             | TSMC 16    | Powered up  |
| Jariet EW class ADC/DAC                         | GF 14      | Powered up  |
| Ayar Labs Photonics I                           | GF 45RFSOI | Powered up  |
| University & IP Test Chip (UMich, Blue Cheetah) | Intel 22   | Powered up  |
| Intel® High Performance Computing               | TSMC x     | In progress |
| Customer I                                      | Intel 22   | In progress |
| Ayar Labs Photonics II                          | GF x       | In progress |
| Ayar Labs Photonics III                         | GF x       | In progress |
| Customer II                                     | Intel 22   | In progress |
| Customer III                                    | Intel 22   | In progress |
| R-tile PCIe Gen5/CXL                            | Intel x    | In progress |
| F-tile 116G SERDES                              | Intel x    | In progress |
| Commercial                                      | TSMC x     | In progress |
| University                                      | Intel 22   | In progress |
| Intel® next generation FPGA and eASIC™ devices  | Intel x    | In progress |

## Technology & Foundry Agnostic

- 3 FPGA families
- 6 SERDES chiplets
- 3 Data Converter chiplets
- 3 Optical chiplets
- 2 ASIC compute chiplets
- 3 University research chiplets
- 3 Customer research chiplets
- 1 Intel® eASIC™ chiplet

## Today

#### **AIB PHY IP and Services**

# Chiplet Ecosystem AIB PHY IP

### • Excellent progress on AIB PHY IP:

- AIB PHY Open Source hardware enhancements for ASIC to ASIC link pair
- AIB IP announced from Intrinsix,
   Synopsys and Blue Cheetah Analog
   Design
- AIB Generator Open Source analog cell design automation to reduce process porting costs

## INTRINSIX

The Intrinsix AIB PHY Intellectual Property is a complete set of hard and soft macros that provides a direct connection to the AIB heterogeneous



DesignWare High-Bandwidth Interconnect (HBI) PHY IP

The DesignWare® High-Bandwidth Interconnect PHY IP enables high-bandwidth, low-power and low-latency dieto-die connectivity in a package for hyperscale data centers, AI, and networking applications.

Compliant with Intel Advanced Interface Bus (AIB) v1.1 standard





LPDDR5/4/4x PHY

Advanced Interface Bus (AIB) PHY

## AIB 2.0: A Second Generation Die-to-Die Interconnect

https://github.com/chipsalliance/AIB-specification

#### **Enabling an Ecosystem**

High density die-to-die interconnects

## More AIB 2.0 Highlights:

- Data Bus Inversion
- Loopback for testability
- Provision for smaller bump pitches
- Many clarifications, e.g. interface reset and testability



| Feature                             | AIB 1.0 | AIB 2.0   |
|-------------------------------------|---------|-----------|
| Bandwidth/wire (Gbps)               | 2       | Up to 6.4 |
| Bump density (um)                   | 55      | 55/45/36  |
| Bandwidth/mm shoreline<br>(Gbps/mm) | 256     | 1638      |
| IO Voltage (V)                      | 0.90    | 0.90/0.40 |
| Energy/bit (pJ/bit)                 | 0.85    | 0.50      |
| Backward Compatibility              | n/a     | 1.0       |

AIB Generator available at: github.com/chipsalliance





Architecture Day 2020

## Second Generation Chiplet Concepts

- AIB PHY Enhancements: Standards, Open Source Hardware
  - Data Gearboxing
    - How to reassemble a 320bit word at 500MHz that was sent over a 40bit AIB channel at 4Gbps
  - Channel Alignment
    - How to reassemble a wide bus sent over multiple AIB channels
- Protocols over AIB
  - Logical PHY Interface (LPIF) Adapter for CPU to chiplet application
    - CXL and PCI Express controllers operate on top of LPIF
  - AXI\* Streaming and AXI\*-4 Read/Write
- Chiplet Security
- Standard chiplet footprint & package for ease of prototyping
- AIB-3D

## Conclusion

- First Generation Chiplet Accomplishments
  - Chiplets are extending Moore's Law
  - Chiplets are commercially viable from multiple silicon suppliers
  - Standardization with the AIB interface is enabling an emerging ecosystem of chiplets, IP, design tools and design services
- Starting on Second Generation Chiplets
  - Scale up to die-to-die bandwidth requirements of new wireless and optical systems with AIB 2.0
  - Flow down SoC concepts like security to chiplets
  - Provide a more complete framework of hardware for chiplet developers

#