## LSV Programming Assignment 1

Student ID: R10943109 Name: 丁宣勻

## PART I

(a) Brief view of my circuit design of a four-number serial adder and the BLIF file.

```
.model four number serial adder
.inputs a b c d
.outputs sum
.subckt full_adder a=a b=b cin=cin1 sum=s1 cout=c1
.subckt full_adder a=c b=d cin=cin2 sum=s2 cout=c2
.subckt full_adder a=s1 b=s2 cin=cin3 sum=sum cout=c3
                                                                             FA
.latch c1 cin1 0
.latch c2 cin2 0
                                                                                     CI
                                                                                                       FA
.model full_adder
                                                                            latch
.inputs a b cin
.outputs sum cout
# s = XOR(a, b, cin)
.names a b cin sum
100 1
                                                                                                        atch
010 1
                                                                            FA
001 1
111 1
.names a b cin cout
1-1 1
                                                                            latch
-11 1
```

- (b) Step 3, 5, 7
  - Step 3: visualize the network structure (command show).



• Step 5: visualize the AIG (command show).



• Step 7: visualize the BDD (command show\_bdd -g; note that show\_bdd only shows the first PO; option -g can be applied to show all POs)



#### PART II

- (a) Compare the following differences with the four-number serial adder example.
  - 1. logic network in AIG (by command "aig" ) vs. structurally hashed AIG (by command "strash" )

According to the website(http://people.eecs.berkeley.edu/~alanmi/abc/),

- aig Converts local functions of the nodes to AIG.
- strash Transforms the current network into an AIG by one-level structural hashing. The resulting AIG is a logic network composed of two-input AND gates and inverters represented as complemented attributes on the edges. Structural hashing is a purely combinational transformation, which does not modify the number and positions of latches.

In addition to aig and strash commands, there is another command called renode,

• renode – Assumes that the input is an AIG. Creates node boundaries in this AIG and collapses the intermediate logic to form larger nodes.

Take four-number serial adder for an example:

After reading the BLIF file, print stats shows it has 21 cubes in my four-number serial adder.



After aig converts local functions of the nodes to AIGs, print\_stats shows there are 39 aig instances in my four-number serial adder.



However, using show after aig command can only show the circuit with SOP logic network.



strash command can be used to convert the initial logic network into an AIG using structural hashing. print\_stats shows that 6 function nodes in the previous pictures are replaced by 33 AND gates, and there are no edge stats in strash form.

abc 10> print\_stats
four\_number\_serial\_adder : i/o = 4/ 1 lat = 3 and = 33 lev = 8

The AIG of the whole network can be showed by show command after applying strash command.



In short, aig only converts "node" functions to AIG; on the other hand, strash converts the "whole" network to AIG form. Therefore, AIG (And-Inverter Graph) of a network can only be constructed and shown after strash command.

Notice there is another command called renode, which can recreate SOP logic network from the AIG. However, the recreated SOP logic network will be different from the original one, which was initialized by the BLIF file.

print\_stats after renode:

# show after renode



2. logic network in BDD (by command "bdd") vs. collapsed BDD (by command "collapse")

According to the website(http://people.eecs.berkeley.edu/~alanmi/abc/),

- bdd Converts local functions of the nodes to BDDs.
- collapse Recursively composes the fanin nodes into the fanout nodes resulting in a network, in which each CO is produced by a node, whose fanins are CIs. Collapsing is performed by building global functions using BDDs and is, therefore, limited to relatively small circuits. After collapsing, the node functions are represented using BDDs.

Take four-number serial adder for an example:

After reading the BLIF file, print\_stats shows it has 21 cubes in my four-number serial adder.

abc 08> print\_stats four\_number\_serial\_adder : i/o = 4/ 1 lat = 3 nd = 6 edge = 18 cube = 21 lev = 2

After bdd converts local functions of the nodes to BDDs, print\_stats shows there are 21 bdd instances in my four-number serial adder.

Use show after bdd command to visualize the network. The diagram is the same with the original one.



Use show\_bdd -g after bdd command to visualize the BDD.



collapse collapses the network by constructing global BDDs. print\_stats shows there are 25 bdd instances in my four-number serial adder after collapse.

The network showed by show command after applying collapse command. Compared with the previous show command, the levels had collapsed into a single level as you can tell from the diagram.



show\_bdd -g after collapse command is still the same, which is not surprised because the inputs/outputs relation is still the same.



In short, bdd only converts "node" functions to BDD; on the other hand, collapse will construct a global BDD tree by collapsing the "whole" network, and thus generate a one-level diagram.

(c) Given a structurally hashed AIG, find a sequence of ABC commands to convert it to a logic network with node function expressed in sum-of-products (SOP).

There are 2 commands that can convert AIG into SOP representations: logic and renode. Here are the explanations from the website(http://people.eecs.berkeley.edu/~alanmi/abc/):

- logic Transforms the AIG into a logic network with the SOP representation of the two-input AND-gates.
- renode Assumes that the input is an AIG. Creates node boundaries in this AIG and collapses the intermediate logic to form larger nodes.

Here is the help information of 2 commands:

- logic Transform an AIG into a logic network with SOPs.
- renode Transforms the AIG into a logic network with larger nodes while minimizing the number of FF literals of the node SOPs.

The main difference is that renode will minimize the number of FF literals by combining multiple nodes into a larger node.

Take my four-number serial adder for an example:

logic





Both diagrams are in SOP form. You can see that the SOP constructed by renode command may generate bigger nodes (in green circles).

### MY ABC NOTE

ABC: A System for Sequential Synthesis and Verification

- Primary Goal: to keep data structures simple and flexible for a wide range of applications.
- Basic Premises:
  - 1. Allow for a variety of functional representations, such as <u>BDDs</u> and <u>SOPs</u>, while <u>defaulting to AIGs</u> for the mainstream network manipulation.
  - 2. Synergy between <u>synthesis and verification</u> using efficient SAT-based Boolean reasoning on AIG for combinational and sequential equivalence checking.
  - 3. Public-domain implementation of the state-of-the-art <u>combinational and sequential synthesis</u> algorithms.
  - 4. Open-source environment.