# Analyzable and Reconfigurable AADL Specifications for IMA System Integration

David Statezni Advanced Technology Center Rockwell Collins, Inc.





#### **Outline**

- Description of Model
- Description of Analysis
- > Tool Status





### **Architecture Analysis & Design Language**

An SAE <u>Standard</u> of an Architecture Definition Language

**Formal Specification of Systems:** 

- Real-time
- **Embedded**
- Securely partitioned
- Dynamically configurable (e.g. reversion logic)

Software task and communication architectures

How they are bound to HW in

- ▲ Integrated Modular Architectures (IMA)
- ▼ Federated Hardware Architectures





# **Proof of Concept Example**

#### Generic Display System with Rockwell Collin's Switched Ethernet LAN

- Only LAN-related entities modeled
- Model generated from Input/Output & Thread data stored in Database

#### **Model Size**

- 13 Virtual Machines
- № 90 Threads
- 165 End-to-end Data Flows





# **Display System Architecture**









- Not modeled for this AADL example





## **CDU Subsystem Architecture**









# Graphical Software (Logical) View







#### **Textual Software View**

```
system CDU_Processor_Software
features
  CDU_Disp_EICAS_Cmds_to_LI_MFD_SW_L_Out_Socket : port group PG_CDU_Disp_EICAS_Cmds_Out;
  CDU_DM_Display_Buffer_NDO_from_CDU_L_SW_L_In_Group: port group
   PG CDU DM Display Buffer NDO In;
end CDU_Processor_Software;
system implementation CDU_Processor_Software.Impl
subcomponents
 p_CDU_Display_Manager : process CDU_Display_Manager.Impl;
 p_CDU_IO_Manager : process CDU_IO_Manager.Impl;
 p_Communications_Manager : process Communications_Manager.Impl;
 p_Flight_Manager : process Flight_Manager.Impl;
connections
flows
end CDU_Processor_Software.Impl;
```





#### **XML Software View**







# HW (Physical) View with Mappings







# **Overall System Integration**







# **Analysis and Reconfiguration Tool**

#### System generation from Translated XML AADL

- Automatic schedule generation
- Allocation of VMs to hosts

#### System analysis

- Schedulability, ratemonotonic analysis
- Network analysis

#### Editing and visualization

- Direct manipulation, tree view







# Multiple Configurations for Trade-Off Studies







#### **AADL Tool Status**









# **Project Accomplishments**

Creation of Display System in AADL (Textual compiled to XML format)

Translation to Analysis /Reconfiguration Tool

Analysis of Initial Configuration for Fit

- Network Latency

Generation of Alternate Configurations



