

# Register map description of the XENSIV™ PAS CO2

### **About this document**

### **Scope and purpose**

This application note provides a detailed description of the register map of XENSIV<sup>™</sup> PAS CO2.

#### **Table of contents**

| Abοι | ıt this document                                                         | 1  |
|------|--------------------------------------------------------------------------|----|
| Tabl | e of contents                                                            | 1  |
| 1    | Register map access method                                               | 2  |
| 2    | Register map                                                             | 3  |
| 3    | Description of different registers                                       | 4  |
| 3.1  | Product and revision ID register (PROD_ID)                               |    |
| 3.2  | Sensor status register (SENS_STS)                                        | 5  |
| 3.3  | Measurement period configuration registers (MEAS_RATE_H and MEAS_RATE_L) | 7  |
| 3.4  | Measurement mode configuration register (MEAS_CFG)                       | 9  |
| 3.5  | CO <sub>2</sub> concentration result register (CO2PPM_H and CO2PPM_L)    | 11 |
| 3.6  | Measurement status register (MEAS_STS)                                   | 12 |
| 3.7  | Interrupt pin configuration register (INT_CFG)                           |    |
| 3.8  | Alarm threshold register (ALARM_TH_H and ALARM_TH_L)                     |    |
| 3.9  | Pressure compensation registers (PRES_REF_H and PRES_REF_L)              |    |
| 3.10 | Automatic baseline offset compensation reference                         | 18 |
| 3.11 | Scratch pad register (SCRATCH_PAD)                                       | 19 |
| 3.12 | Soft reset register (SENS_RST)                                           |    |
| Revi | sion history                                                             | 21 |



#### Register map access method 1

The registers that can be accessed by the user's application via the communication interfaces are covered here. Registers need to be addressed byte-wise.

Bit access terminology Table 1

| Mode                                     | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Read/Write                               | rw     | This bit or bitfield can be written or read.                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Read                                     | r      | This bit or bitfield is read-only.                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| Write                                    | w      | This bit or bitfield is write-only (read as 0 <sub>H</sub> ).                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| Read/Write hardware or firmware affected | rwh    | As rw, but bit or bitfield can also be modified by hardware or firmware.                                                                                                                                                                                                                                                                                                                                |  |  |  |
| Read hardware or firmware affected       | rh     | As r, but bit or bitfield can also be modified by hardware or firmware.                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| Sticky                                   | S      | Bits with this attribute are "sticky" in one direction. If their reset value is overwritten once they can be switched again into their reset state only by a reset operation. Software and internal logic (except reset-like functions) cannot switch this type of bit into its reset state by writing directly to the register. The sticky attribute can be combined with other functions (e.g. "rh"). |  |  |  |
| Reserved/Not implemented                 | 0      | Bitfields named "0" indicate functions not implemented. They have the following behavior:  • Reading these bitfields returns 0H.                                                                                                                                                                                                                                                                        |  |  |  |
|                                          |        | Writing these bitfields has no effect.                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|                                          |        | These bitfields are reserved. When writing, software should always set such bitfields to $0_{\rm H}$ to preserve compatibility with future products.                                                                                                                                                                                                                                                    |  |  |  |
| Reserved/Not defined                     | Res    | Certain bitfields or bit combinations in a bitfield can be marked as "Reserved", indicating that the behavior of the device is undefined for that combination of bits. Setting the register to such an undefined value may lead to unpredictable results. When writing, the software must always set such bitfields to legal values.                                                                    |  |  |  |



#### **Register map** 2

| Name        | Address          | Bit 7         | Bit 6            | Bit 5                                                                                  | Bit 4                                                                    | Bit 3          | Bit 2          | Bit 1            | Bit 0          | Reset |
|-------------|------------------|---------------|------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------|----------------|------------------|----------------|-------|
| PROD_ID     | 0x00             |               | PROD<br>r        |                                                                                        | REV<br>r                                                                 |                |                |                  |                | 0x4A  |
| SENS_STS    | 0x01             | SEN_RDY<br>rh | PWM_DIS_ST<br>rh | ORTMP<br>rhs                                                                           | ORV5<br>rhs                                                              | ICCER<br>rhs   | ORTMP_CLR<br>w | ORVS_CLR<br>w    | ICCER_CLR<br>W | 0xC0  |
| MEAS_RATE_H | 0x02             |               |                  |                                                                                        | V/                                                                       |                |                |                  |                | 0x00  |
| MEAS_RATE_L | 0x03             |               |                  |                                                                                        | V/                                                                       |                |                |                  |                | 0x3C  |
| MEAS_CFG    | 0x04             |               | )<br>w           | PWM_OUTEN<br>rw                                                                        | PWM_MODE<br>rw                                                           |                | _CFG<br>vh     |                  | MODE<br>wh     | 0x24  |
| СО2РРМ_Н    | 0x05             |               |                  | •                                                                                      | V                                                                        |                |                |                  |                | 0x00  |
| CO2PPM_L    | 0x06             |               |                  |                                                                                        | V                                                                        |                |                |                  |                | 0x00  |
| MEAS_STS    | 0x07             |               | )<br>w           | Res<br>rh                                                                              | DRDY<br>rhs                                                              | INT_STS<br>rhs | ALARM<br>rhs   | INT_STS_CLR<br>w | ALARM_CLR<br>w | 0x00  |
| INT_CFG     | 0x08             |               | 0<br>rw          | •                                                                                      | INT_TYP                                                                  | INT_FUNC       |                |                  | ALARM_TYP      | 0x11  |
| ALARM_TH_H  | 0x09             |               |                  | VAL<br>rw                                                                              |                                                                          |                |                |                  | 0x00           |       |
| ALARM_TH_L  | 0x0A             |               |                  |                                                                                        | VAL<br>rw                                                                |                |                |                  |                | 0x00  |
| PRESS_REF_H | 0x0B             |               |                  |                                                                                        | VAL<br>rwh                                                               |                |                |                  |                | 0x03  |
| PRESS_REF_L | 0x0C             |               |                  |                                                                                        | V/                                                                       |                |                |                  |                | 0xF7  |
| CALIB_REF_H | 0x0D             |               |                  |                                                                                        | <b>VAL</b><br>rwh                                                        |                |                |                  |                | 0x01  |
| CALIB_REF_L | 0x0E             |               |                  |                                                                                        | VAL<br>rwh                                                               |                |                |                  |                | 0x90  |
| SCRATCH_PAD | 0x0F             |               |                  | VAL<br>rv                                                                              |                                                                          |                |                |                  |                | 0x00  |
| SENS_RST    | 0x10             |               |                  |                                                                                        | SRTRG<br>W                                                               |                |                |                  |                |       |
| Reserved    | 0x11<br><br>0x14 |               | Read             | Reserved registers  d & Write access to those registers generate a communication error |                                                                          |                |                |                  |                |       |
| Reserved    | 0x15<br><br>0xFF |               | Read & V         | Vrite access to 1                                                                      | Reserved registers those registers generate a non-acknowledge condition. |                |                |                  |                |       |



# 3 Description of different registers

### 3.1 Product and revision ID register (PROD\_ID)

This register displays the device's product and version ID. Write accesses to this register are ignored.

**Register name: PROD\_ID**Address: 0x00

| Field | Bits | Туре | Description                                                                                          |
|-------|------|------|------------------------------------------------------------------------------------------------------|
| PROD  | 7:5  | r    | Product ID  This bitfield indicates the product type.  001 <sub>b</sub> : Revision 1.                |
| REV   | 4:0  | r    | <b>Revision ID</b> This bitfield indicates the product and firmware revision. $0001_b$ : Revision 1. |



### 3.2 Sensor status register (SENS\_STS)

This register displays and controls the status of the sensor. Write accesses to the read-only bits of this register are ignored.

Register name: SENS\_STS Address: 0x01

| Field      | Bits | Туре | Description                                                                                                           |
|------------|------|------|-----------------------------------------------------------------------------------------------------------------------|
| SEN_RDY    | 7    | rh   | Sensor ready bit                                                                                                      |
|            |      |      | This bit indicates if the initialization of the sensor after power-on reset has been performed correctly.             |
|            |      |      | 0 <sub>b</sub> : The sensor has not been initialized correctly.                                                       |
|            |      |      | 1 <sub>b</sub> : The sensor has been initialized correctly.                                                           |
| PWM_DIS_ST | 6    | rh   | PWM_DIS pin status                                                                                                    |
|            |      |      | This bit indicates the level read at pin <b>PWM_DIS</b> .                                                             |
|            |      |      | 0 <sub>b</sub> : A low level is read at pin <b>PWM_DIS</b> .                                                          |
|            |      |      | 1 <sub>b</sub> : A high level is read at pin <b>PWM_DIS</b> .                                                         |
|            |      |      | Note: This bit is updated at every transition at pin <b>PWM_DIS</b> .                                                 |
| ORTMP      | 5    | rhs  | Out-of-range temperature error bit (sticky bit)                                                                       |
|            |      |      | This bit indicates if a condition where the temperature has been outside the specified valid range has been detected. |
|            |      |      | 0 <sub>b</sub> : No error has occurred.                                                                               |
|            |      |      | 1 <sub>b</sub> : An error has occurred.                                                                               |
|            |      |      | This bit is cleared by setting <b>SENS_STS.ORTMP_CLR</b> .                                                            |
| ORVS       | 4    | rhs  | Out-of-range VDD12V error bit (sticky bit)                                                                            |
|            |      |      | This bit indicates if a condition where VDD12V has been outside the specified valid range has been detected.          |
|            |      |      | 0 <sub>b</sub> : No error has occurred.                                                                               |
|            |      |      | 1 <sub>b</sub> : An error has occurred.                                                                               |
|            |      |      | This bit is cleared by setting bit <b>SENS_STS.ORVS_CLR</b> .                                                         |
|            |      |      | 0 <sub>b</sub> : No error has occurred. 1 <sub>b</sub> : An error has occurred.                                       |



| ICCER     | 3 | rhs | Communication error notification bit (sticky bit)                                                                                             |
|-----------|---|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|
|           |   |     | This bit indicates if a non-valid command has been received by the serial communication interface.                                            |
|           |   |     | 0 <sub>b</sub> : No invalid command received.                                                                                                 |
|           |   |     | 1 <sub>b</sub> : An invalid command has been received.                                                                                        |
|           |   |     | This bit is cleared by setting <b>SENS_STS.ICCER_CLR</b> .                                                                                    |
| ORTMP_CLR | 2 | w   | Out-of-range temperature error clear bit  Writing this bit with $1_b$ clears the sticky bit SENS_STS.ORTMP.  This bit is read back as $0_b$ . |
| ORVS_CLR  | 1 | w   | Out-of-range VDD12V error clear bit                                                                                                           |
|           |   |     | Writing this bit with $1_b$ clears the sticky bit <b>SENS_STS.ORVS</b> . This bit is read back as $0_b$ .                                     |
| ICCER_CLR | 0 | w   | Communication error clear bit                                                                                                                 |
|           |   |     | Writing this bit with 1 <sub>b</sub> clears the sticky bit <b>SENS_STS.ICCER</b> .                                                            |
|           |   |     | This bit is read back as 0₀.                                                                                                                  |



# 3.3 Measurement period configuration registers (MEAS\_RATE\_H and MEAS\_RATE\_L)

Registers MEAS\_RATE\_H and MEAS\_RATE\_L define the measurement period used in continuous mode. The concatenation of MEAS\_RATE\_H (MSB) and MEAS\_RATE\_L (LSB) define the period. The concatenated value is coded as a two's complement signed short integer (1 bit = 1 s).

Values above  $0FFF_H$  are treated as being equal to  $FFF_H$  (4095 s). Values below  $0005_H$  are treated as being equal to  $0005_H$  (5 s).

Writing a non-valid value to this field generates a communication error (bit **SENS\_STS.ICCER** set).

Note: When writing to MEAS\_RATE\_H and MEAS\_RATE\_L, the new value is not immediately considered by the device. It is internally latched at the next transition from idle to continuous mode.

Register name: MEAS\_RATE\_H Address: 0x02

Reset value: 0x00

| Field | Bits | Туре | Description                                                                                                                                                                   |
|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0     | 7:4  | rw   | Reserved                                                                                                                                                                      |
|       |      |      | This bitfield shall be written with 0 <sub>H.</sub>                                                                                                                           |
| VAL   | 3:0  | rwh  | MSB of the measurement period in continuous mode                                                                                                                              |
|       |      |      | The concatenation of this value with bitfield <b>MEAS_RATE_L</b> defines the measurement period in continuous mode.                                                           |
|       |      |      | Note: Values above $0F_H$ reserved. Writing a non-valid value to this field generates a communication error (bit <b>SENS_STS.ICCER</b> set) and sets the bitfield to $0F_H$ . |

Register name: MEAS\_RATE\_L Address: 0x03

| Field | Bits | Туре | Description                                                                                                                                                        |
|-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VAL   | 7:0  | rwh  | LSB of the measurement period in continuous mode  The concatenation of this value with bitfield MEAS_RATE_H.VAL defines the measurement period in continuous mode. |

# Register map description of the XENSIV $^{\text{TM}}$ PAS CO2



| <br><b></b> |                                                                                                 |
|-------------|-------------------------------------------------------------------------------------------------|
|             | Note: Values 00 <sub>H</sub> to 04 <sub>H</sub> are reserved. Writing a non-valid value to this |
|             | field generates a communication error (bit SENS_STS.ICCER set) and                              |
|             | sets the bitfield to 05 <sub>H</sub> .                                                          |
|             |                                                                                                 |



### 3.4 Measurement mode configuration register (MEAS\_CFG)

This register defines the operation settings of the device.

Register name: MEAS\_CFG Address: 0x04

| Field     | Bits | Туре | Description                                                                                                     |
|-----------|------|------|-----------------------------------------------------------------------------------------------------------------|
| Res       | 7:6  | rwh  | Reserved                                                                                                        |
|           |      |      | This bitfield shall be written with 00 <sub>b</sub> .                                                           |
| PWM_OUTEN | 5    | rwh  | PWM output software enable bit                                                                                  |
|           |      |      | 0 <sub>b</sub> : <b>PWM</b> output is disabled by software.                                                     |
|           |      |      | 1 <sub>b</sub> : <b>PWM</b> output is enabled by software.                                                      |
|           |      |      | Note 1: The actual state of pin <b>PWM</b> depends on both <b>MEAS_CFG.PWM_OUTEN</b> and pin <b>PWM_DIS</b> .   |
|           |      |      | Note 2: This bit is automatically set at a high to low transition at pin <b>PWM_DIS</b> .                       |
| PWM_MODE  | 4    | rw   | PWM mode configuration                                                                                          |
|           |      |      | 0 <sub>b</sub> : PWM single-pulse mode.                                                                         |
|           |      |      | 1 <sub>b</sub> : PWM pulse-train mode.                                                                          |
| BOC_CFG   | 3:2  | rwh  | Baseline offset compensation configuration                                                                      |
|           |      |      | 00 <sub>b</sub> : Automatic baseline offset compensation (ABOC) disabled. No offset compensation occurs.        |
|           |      |      | 01 <sub>b</sub> : ABOC enabled. The offset is periodically updated at each BOC computation.                     |
|           |      |      | Note: In single-shot mode, ABOC correction factor is applied but the ABOC scheme is not active and not updated. |
|           |      |      | 10 <sub>b</sub> : Forced compensation.                                                                          |
|           |      |      | 11 <sub>b</sub> : Reserved.                                                                                     |

# Register map description of the XENSIV $^{\text{TM}}$ PAS CO2



| OP_MODE | 1:0 | rwh | Sensor operating mode                                                                                                                                                    |
|---------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |     |     | 00₀: Idle mode.                                                                                                                                                          |
|         |     |     | $01_{\text{b}}$ : Single-shot mode enabled. Writing $01_{\text{b}}$ to this field triggers a single measurement sequence. This field is reset by firmware automatically. |
|         |     |     | 10₀: Continuous mode enabled.                                                                                                                                            |
|         |     |     | 11 <sub>b</sub> : Reserved (as 00 <sub>b</sub> ).                                                                                                                        |
|         | 1   | 1   |                                                                                                                                                                          |

### Register map description of the XENSIV™ PAS CO2



#### CO<sub>2</sub> concentration result register (CO2PPM\_H and CO2PPM\_L) 3.5

Registers CO2PPM\_H and CO2PPM\_L are used to display the result of the last CO<sub>2</sub> concentration measurement. The concatenation of CO2PPM\_H (MSB) and CO2PPM\_L (LSB) define the CO2 concentration value. The concatenated CO<sub>2</sub> concentration value is coded as a two's complement signed short integer (1 bit = 1 ppm). This field is updated at the end of each measurement sequence.

Reading register CO2PPM\_L clears bit MEAS\_STS.DRDY.

When reading the CO<sub>2</sub> concentration value, the user shall first read registers CO2PPM\_H and then CO2PPM\_L.

Register name: CO2PPM\_H Address: 0x05

Reset value: 0x00

| Field | Bits | Туре | Description                                                                                               |
|-------|------|------|-----------------------------------------------------------------------------------------------------------|
| VAL   | 7:0  | rh   | MSB of the CO <sub>2</sub> concentration value                                                            |
|       |      |      | The concatenation of this value with bitfield CO2PPM_L.VAL gives the CO <sub>2</sub> concentration value. |

Register name: CO2PPM\_L Address: 0x06

| Field | Bits | Туре | Description                                                                                               |
|-------|------|------|-----------------------------------------------------------------------------------------------------------|
| VAL   | 7:0  | rh   | LSB of the CO <sub>2</sub> concentration value                                                            |
|       |      |      | The concatenation of this value with bitfield CO2PPM_H.VAL gives the CO <sub>2</sub> concentration value. |
|       |      |      | Reading this bitfield clears bit MEAS_STS.DRDY.                                                           |



#### **Measurement status register (MEAS\_STS)** 3.6

This register displays the status information of the sensor. Write accesses to the read-only bits of this register are ignored.

Register name: MEAS\_STS Address: 0x07

| Field   | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0       | 7:6  | rw   | Reserved This bitfield is read as $00_b$ .                                                                                                                                                                                                                                                                                                                                                           |
| Res     | 5    | rh   | Reserved This bit is reserved.                                                                                                                                                                                                                                                                                                                                                                       |
| DRDY    | 4    | rhs  | Data ready bit (sticky bit)  This bit indicates if new data are available in register CO2PPM_H and CO2PPM_L.  O <sub>b</sub> : No new data are available.  1 <sub>b</sub> : Unread data are available. This bit is set at the end of every measurement sequence.  This bit is cleared by reading CO2PPM_L.                                                                                           |
| INT_STS | 3    | rhs  | INT pin status bit  This bit indicates if pin INT has been latched to active state (in case of alarm or data ready).  O <sub>b</sub> : Pin INT has not been latched to active state.  1 <sub>b</sub> : Pin INT has been latched to active state. This bit is set at the end of every measurement sequence in case of a latching condition.  This bit is cleared by setting bit MEAS_STS.INT_STS_CLR. |

# Register map description of the XENSIV $^{\text{TM}}$ PAS CO2



| ALARM       | 2 | rhs | Alarm notification (sticky bit)                                                                                                 |
|-------------|---|-----|---------------------------------------------------------------------------------------------------------------------------------|
|             |   |     | This bit indicates if a threshold violation occurred.                                                                           |
|             |   |     | 0 <sub>b</sub> : No violation occurred.                                                                                         |
|             |   |     | 1 <sub>b</sub> : Violation occurred. This bit is set at the end of every measurement sequence in case of violation.             |
|             |   |     | This bit is cleared by setting bit MEAS_STS.ALARM_CLR.                                                                          |
| INT_STS_CLR | 1 | W   | INT pin status clear bit                                                                                                        |
|             |   |     | Writing this bit with 1 <sub>b</sub> clears the sticky bit <b>MEAS_STS.INT_STS</b> and forces pin <b>INT</b> to inactive level. |
|             |   |     | This bit is read back as 0₅.                                                                                                    |
| ALARM_CLR   | 0 | W   | Alarm notification clear bit                                                                                                    |
|             |   |     | Writing this bit with 1 <sub>b</sub> clears the sticky bit <b>MEAS_STS.ALARM</b> .                                              |
|             |   |     | This bit is read back as 0₅.                                                                                                    |



### 3.7 Interrupt pin configuration register (INT\_CFG)

This register defines the configuration of pin **INT**.

Register name: INT\_CFG Address: 0x08

| Field    | Bits | Туре | Description                                                                                                                                                                                                    |
|----------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | 7:5  | rw   | Reserved                                                                                                                                                                                                       |
|          |      |      | This bitfield shall be written with 00 <sub>b</sub> .                                                                                                                                                          |
| INT_TYP  | 4    | rw   | Pin INT electrical configuration                                                                                                                                                                               |
|          |      |      | 0 <sub>b</sub> : Pin <b>INT</b> is configured as push-pull and low active.                                                                                                                                     |
|          |      |      | 1 <sub>b</sub> : Pin <b>INT</b> is configured as push-pull and high active.                                                                                                                                    |
|          |      |      | Note:                                                                                                                                                                                                          |
|          |      |      | Writing this bitfield forces pin <b>INT</b> to inactive state.                                                                                                                                                 |
| INT_FUNC | 3:1  | rw   | Pin INT function configuration                                                                                                                                                                                 |
|          |      |      | 000 <sub>b</sub> : Pin <b>INT</b> is inactive.                                                                                                                                                                 |
|          |      |      | 001 <sub>b</sub> : Pin <b>INT</b> is configured as alarm threshold violation notification pin.                                                                                                                 |
|          |      |      | 010₀: Pin <b>INT</b> is configured as data ready notification pin.                                                                                                                                             |
|          |      |      | 011 <sub>b</sub> : Pin <b>INT</b> is configured as sensor busy notification pin.                                                                                                                               |
|          |      |      | $100_b$ : Pin <b>INT</b> is configured as early measurement start notification pin (this function only is available in continuous mode with <b>MEAS_CFG.OP_MODE</b> = $10_b$ , otherwise the pin is inactive). |
|          |      |      | 101 <sub>b</sub> : Reserved                                                                                                                                                                                    |
|          |      |      |                                                                                                                                                                                                                |
|          |      |      | 111 <sub>b</sub> : Reserved                                                                                                                                                                                    |

# Register map description of the XENSIV $^{\text{TM}}$ PAS CO2



| ALARM_TYP | 0 | rw | Alarm type configuration bit                                                                                                                          |
|-----------|---|----|-------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |   |    | This bitfield defines if an alarm is issued in case of lower or higher threshold violation.                                                           |
|           |   |    | 0 <sub>b</sub> : Crossing down – the concatenated value of register <b>ALARM_TH_H</b> and <b>ALARM_TH_L</b> is defined as a lower threshold register. |
|           |   |    | 1 <sub>b</sub> : Crossing up – the concatenated value of register <b>ALARM_TH_H</b> and <b>ALARM_TH_L</b> is defined as a higher threshold register.  |



### 3.8 Alarm threshold register (ALARM\_TH\_H and ALARM\_TH\_L)

Registers ALARM\_TH\_H and ALARM\_TH\_L define the value used as a threshold for the alarm violation. The concatenation of ALARM\_TH\_H (MSB) and ALARM\_TH\_L (LSB) define the threshold value that shall be considered by the device. The concatenated alarm threshold value is coded as a 2's complement signed short integer (1 bit = 1 ppm).

Register name: ALARM\_TH\_H Address: 0x09

Reset value: 0x00

| Field | Bits | Туре | Description                                                                              |
|-------|------|------|------------------------------------------------------------------------------------------|
| VAL   | 7:0  | rw   | MSB of the alarm threshold  The concatenation of this value with bitfield ALARM_TH_L.VAL |
|       |      |      | defines the threshold value.                                                             |

Register name: ALARM\_TH\_L Address: 0x0A

| Field | Bits | Туре | Description                                                                               |
|-------|------|------|-------------------------------------------------------------------------------------------|
| VAL   | 7:0  | rw   | LSB of the alarm threshold                                                                |
|       |      |      | The concatenation of this value with bitfield ALARM_TH_H.VAL defines the threshold value. |



### 3.9 Pressure compensation registers (PRES\_REF\_H and PRES\_REF\_L)

Registers PRES\_REF\_L and PRES\_REF\_H are used to capture the atmospheric pressure to be compensated. The concatenation of PRES\_REF\_H (MSB) and PRES\_REF\_L (LSB) define the pressure value that shall be considered by the device. The concatenated pressure value is coded as an unsigned short integer (1 bit = 1 hPa). Since even small variations of the external pressure may lead to significant changes in the output provided by the sensor, it must be ensured that a coherent value is available for the sensor. For that purpose, PRES\_REF\_H and PRES\_REF\_L are associated with two internal shadow registers from which the device reads the pressure value to be used by the internal firmware. When writing to PRES\_REF\_L, the complete 16-bit pressure value is loaded into the shadow registers. When writing to PRES\_REF\_H, the shadow registers are not updated. Therefore, to update the pressure value, the user has to write first PRES\_REF\_H and then PRES\_REF\_L.

Pressure compensation is de facto deactivated if the default value is not updated.

For correct operation, the user shall ensure that pressure value programmed is within the specified pressure operating range of the device. The valid range of operation is 750 hPa to 1150 hPa.

Values below 750 hPa will be treated as 750 hPa (register automatically updated). Similarly, values above 1150 hPa will be treated at 1150 hPa (register automatically updated). If a value outside this range is written, bit **SENS\_STS.ICCER** is set.

Register name: PRES\_REF\_H Address: 0x0B

Reset value: 0x03

| Field | Bits | Туре | Description                                                                                                 |
|-------|------|------|-------------------------------------------------------------------------------------------------------------|
| VAL   | 7:0  | rwh  | MSB of the pressure compensation value  The concatenation of this value with bitfield PRESS_REF_L.VAL gives |
|       |      |      | the pressure compensation value.                                                                            |

Register name: PRES\_REF\_L Address: 0x0C

| Field | Bits | Туре | Description                                                                                                 |
|-------|------|------|-------------------------------------------------------------------------------------------------------------|
| VAL   | 7:0  | rwh  | LSB of the pressure compensation value                                                                      |
|       |      |      | The concatenation of this value with bitfield <b>PRESS_REF_H.VAL</b> gives the pressure compensation value. |

### Register map description of the XENSIV™ PAS CO2



#### 3.10 Automatic baseline offset compensation reference

Registers CALIB\_REF\_H and CALIB\_REF\_L define the reference value used for the ABOC and the force calibration. The concatenation of CALIB\_REF\_H (MSB) and CALIB\_REF\_L (LSB) define the reference value. The concatenated offset value is coded as a two's complement signed short integer (1 bit = 1 ppm).

Values must be comprised between 350 ppm and 900 ppm. Values below 350 ppm will be treated as 350 ppm (register automatically updated). Similarly, values above 900 ppm will be treated at 900 ppm (register automatically updated). If a value outside this range is written, bit **SENS\_STS.ICCER** is set.

Register name: CALIB\_REF\_H Address: 0x0D

Reset value: 0x01

| Field | Bits | Туре | Description                                                                                                    |
|-------|------|------|----------------------------------------------------------------------------------------------------------------|
| VAL   | 7:0  | rwh  | MSB of the ABOC                                                                                                |
|       |      |      | The concatenation of this value with bitfield <b>CALIB_REF_L.VAL</b> gives the currently used reference value. |

Register name: CALIB\_REF\_L Address: 0x0E

| Field | Bits | Туре | Description                                                                                                    |
|-------|------|------|----------------------------------------------------------------------------------------------------------------|
| VAL   | 7:0  | rwh  | LSB of the ABOC                                                                                                |
|       |      |      | The concatenation of this value with bitfield <b>CALIB_REF_H.VAL</b> gives the currently used reference value. |



### **3.11** Scratch pad register (SCRATCH\_PAD)

This register provides a readable and writable address space for data integrity test during runtime. This register is not associated with a specific hardware functionality.

**Register name: SCRATCH\_PAD**Address: 0x0F

| Field | Bits | Туре | Description                                    |
|-------|------|------|------------------------------------------------|
| VAL   | 7:0  | rw   | Read/Write value                               |
|       |      |      | This bit field is "don't care" for the device. |



#### **Soft reset register (SENS\_RST)** 3.12

This register is used to trigger a soft reset.

In case an invalid command is received, bit **SENS\_STS.ICCER** is set.

Register name: SENS\_RST Address: 0x10

| Field | Bits | Туре | Description                                                                                                                         |
|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------|
| SRTRG | 7:0  | w    | Soft reset trigger                                                                                                                  |
|       |      |      | Writing A3 <sub>H</sub> to this field triggers a soft reset event.                                                                  |
|       |      |      | Writing BC <sub>H</sub> to this field resets the ABOC context.                                                                      |
|       |      |      | Writing $CF_H$ to this field saves the force calibration offset immediately in the internal non-volatile memory.                    |
|       |      |      | Writing DF <sub>H</sub> to this field disables the Stepwise Reactive IIR Filter.                                                    |
|       |      |      | Writing FC <sub>H</sub> to this field resets the forced calibration correction factor.                                              |
|       |      |      | Writing $FE_H$ to this field enables the Stepwise Reactive IIR Filter (by default enabled).                                         |
|       |      |      | Other values are reserved. Writing a non-valid value to this field generates a communication error (bit <b>SENS_STS.ICCER</b> set). |
|       |      |      | This bit is read back as 00 <sub>H</sub> .                                                                                          |



# **Revision history**

| Document version | Date of release | Description of changes                    |
|------------------|-----------------|-------------------------------------------|
| V 1.0            | 04.11.2020      | Creation                                  |
| V 2.0            | 01.07.2021      | Filter implemented, added filter settings |
|                  |                 |                                           |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2021-07-01 Published by Infineon Technologies AG 81726 Munich, Germany

© 2021 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email: erratum@infineon.com

Document reference AN\_2011\_PL38\_2011\_133156

#### IMPORTANT NOTICE

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.