

Contidential

# **SSD2805C**

**Application Note** 

**MIPI Master Bridge** 





#### **CONTENTS**

| 1  | RE    | GISTERS                                  | 6  |
|----|-------|------------------------------------------|----|
| 1. | 1     | DEVICE IDENTIFICATION REGISTER           | 7  |
| 1. | 2     | RGB Interface Control Register 1         | 8  |
| 1. | 3     | RGB Interface Control Register 2         | 9  |
| 1. | 4     | RGB Interface Control Register 3         | 10 |
| 1. | 5     | RGB Interface Control Register 4         | 11 |
| 1. | 6     | RGB Interface Control Register 5         |    |
| 1. |       | RGB Interface Control Register 6         |    |
| 1. | 8     | CONFIGURATION REGISTER                   |    |
| 1. | 9     | VIRTUAL CHANNEL CONTROL REGISTER         |    |
| 1. | 10    | PLL CONTROL REGISTER                     |    |
| 1. | 11    | PLL CONFIGURATION REGISTER               | 19 |
| 1. | 12    | CLOCK CONTROL REGISTER                   | 20 |
| 1. | 13    | PACKET SIZE CONTROL REGISTER 1 & 2       |    |
| 1. | 14    | PACKET SIZE CONTROL REGISTER 3           | 22 |
| 1. | 15    | GENERIC PACKET DROP REGISTER             |    |
| 1. | 16    | OPERATION CONTROL REGISTER               | 24 |
| 1. | 17    | MAXIMUM RETURN SIZE REGISTER.            |    |
| 1. | 18    | RETURN DATA COUNT REGISTER               | 26 |
| 1. | 19    | ACK RESPONSE STATUS REGISTER             |    |
| 1. |       | LINE CONTROL REGISTER.                   |    |
| 1. | 21    | INTERRUPT CONTROL REGISTER               |    |
| 1. | 22    | INTERRUPT STATUS REGISTER.               |    |
| 1. | 23    | ERROR STATUS REGISTER                    |    |
| 1. | 24    | RESERVED REGISTER 0xC8                   | 34 |
| 1. | 25    | DELAY ADJUSTMENT REGISTER 1              |    |
| 1. | 26    | DELAY ADJUSTMENT REGISTER 2              |    |
| 1. | 27    | DELAY ADJUSTMENT REGISTER 3              |    |
|    | 28    | DELAY ADJUSTMENT REGISTER 4              |    |
| 1. | 29    | DELAY ADJUSTMENT REGISTER 5              | 36 |
| 1. | 30    | DELAY ADJUSTMENT REGISTER 6              |    |
| 1. |       | HS TX TIMER REGISTER 1 & 2               |    |
|    |       | LP RX TIMER REGISTER 1 & 2               |    |
| 1. | 33    | TE Status Register                       |    |
| 1. | 34    | SPI READ REGISTER                        |    |
| 1. | 35    | ANALOG CONTROL REGISTER                  |    |
| 1. | 36    | TEST REGISTER                            |    |
|    | 37    | READ REGISTER                            |    |
| 1. | 38    | DCS COMMAND SET REGISTER                 | 43 |
| 2  | INT   | ΓERFACE CONFIGURATION                    | 44 |
| 2. | 1     | RGB + SPI Interface                      | 44 |
| 2. | _     | MCU Interface                            |    |
|    |       |                                          |    |
| 3  | OP.   | ERATING MODES                            |    |
| 3. | 1     | VIDEO MODE                               |    |
| 3. | 2     | COMMAND MODE                             | 49 |
| 3. |       | WRITE OPERATION                          | 49 |
| 3. | 4     | READ OPERATION.                          |    |
| 3. |       | ACKNOWLEDGEMENT OPERATION.               |    |
| 3. |       | TEARING EFFECT (TE) OPERATION            |    |
| 3. |       | CONTENTION DETECTION AND TIMER OPERATION |    |
| 3. | 8     | INTERRUPT OPERATION                      |    |
|    | 3.8.1 |                                          |    |
|    | 3.8.2 |                                          |    |
|    | 3.8.3 | 3 ARR                                    | 54 |

| 3.8.5 LPTO. 3.8.6 HSTO. 3.8.7 PO. 3.8.8 LSE LSA LLE LLA, MSE, MSA, MLE, MLA. 3.8.9 Interrupt Latency 3.9 INTERNAL BUFFER STATUS. 3.9.1 LSE. 3.9.2 LSA. 3.9.3 LLE. 3.9.4 LLA. 3.9.5 MSE. 3.9.6 MSA. 3.9.7 MLE. 3.9.8 MLA. 3.10 STATE MACHINE OPERATION. 3.11 PLL. 4 EXTERNAL INTERFACE. 4.1 MCU 6800 (Fixed E mode) Interface. 4.2 MCU 6800 (CLOCKED E MODE) INTERFACE. 4.3 MCU 6800 (CLOCKED E MODE) INTERFACE. 4.4 SPI INTERFACE 8 BIT 3 WIRE. 4.5 SPI INTERFACE 8 BIT 3 WIRE. 4.6 SPI INTERFACE 8 BIT 3 WIRE. 4.7 RGB INTERFACE. | 3.8.4   | PL5                                    | <br><i>34</i> |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------------|---------------|
| 3.8.7 PO 3.8.8 LSE, LSA, LLE, LLA, MSE, MSA, MLE, MLA 3.8.9 Interrupt Latency 3.9 Internal Buffer Status 3.9.1 LSE 3.9.2 LSA 3.9.3 LLE 3.9.4 LLA 3.9.5 MSE 3.9.6 MSA 3.9.7 MLE 3.9.8 MLA 3.10 State machine operation 3.11 PLL 4 EXTERNAL INTERFACE 4.1 MCU 6800 (Fixed E mode) Interface 4.2 MCU 6800 (CLOCKED E MODE) Interface 4.3 MCU 8080 Interface Bit 4 Wire 4.4 SPI Interface 8 Bit 4 Wire 4.5 SPI Interface 8 Bit 3 Wire 4.6 SPI Interface 24 Bit 3 Wire 4.7 RGB Interface                                                | 3.8.5   | LPTO                                   | <br>54        |
| 3.8.8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3.8.6   | HSTO                                   | <br>54        |
| 3.8.9 Interrupt Latency 3.9 INTERNAL BUFFER STATUS 3.9.1 LSE 3.9.2 LSA 3.9.3 LLE 3.9.4 LLA 3.9.5 MSE 3.9.6 MSA 3.9.7 MLE 3.9.8 MLA 3.10 STATE MACHINE OPERATION 3.11 PLL 4 EXTERNAL INTERFACE 4.1 MCU 6800 (Fixed E mode) Interface 4.2 MCU 6800 (Clocked E mode) Interface 4.3 MCU 8080 Interface 4.4 SPI Interface 8 bit 4 Wire 4.5 SPI Interface 8 bit 3 Wire 4.6 SPI Interface 24 bit 3 Wire 4.7 RGB Interface                                                                                                                 | 3.8.7   | PO                                     | <br>54        |
| 3.9 INTERNAL BUFFER STATUS  3.9.1 LSE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3.8.8   | LSE, LSA, LLE, LLA, MSE, MSA, MLE, MLA | <br>54        |
| 3.9.1 LSE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3.8.9   | Interrupt Latency                      | <br>54        |
| 3.9.2 LSA 3.9.3 LLE 3.9.4 LLA 3.9.5 MSE 3.9.6 MSA 3.9.7 MLE 3.9.8 MLA 3.10 State machine operation 3.11 PLL  4 EXTERNAL INTERFACE 4.1 MCU 6800 (Fixed E mode) Interface 4.2 MCU 6800 (Clocked E mode) Interface 4.3 MCU 8080 Interface 4.4 SPI Interface 8 bit 4 Wire 4.5 SPI Interface 8 bit 3 Wire 4.6 SPI Interface 24 bit 3 Wire 4.7 RGB Interface                                                                                                                                                                             | 3.9 In  | FERNAL BUFFER STATUS                   | <br>55        |
| 3.9.3 LLE 3.9.4 LLA 3.9.5 MSE 3.9.6 MSA 3.9.7 MLE 3.9.8 MLA 3.10 State machine operation. 3.11 PLL  4 EXTERNAL INTERFACE  4.1 MCU 6800 (Fixed E mode) Interface 4.2 MCU 6800 (Clocked E mode) Interface 4.3 MCU 8080 Interface 4.4 SPI Interface 8 bit 4 Wire 4.5 SPI Interface 8 bit 3 Wire 4.6 SPI Interface 24 bit 3 Wire 4.7 RGB Interface.                                                                                                                                                                                    | 3.9.1   | LSE                                    | <br>56        |
| 3.9.4 LLA 3.9.5 MSE 3.9.6 MSA 3.9.7 MLE 3.9.8 MLA 3.10 STATE MACHINE OPERATION 3.11 PLL  4 EXTERNAL INTERFACE  4.1 MCU 6800 (Fixed E mode) Interface 4.2 MCU 6800 (Clocked E mode) Interface 4.3 MCU 8080 Interface 4.4 SPI Interface 8 bit 4 Wire 4.5 SPI Interface 8 bit 3 Wire 4.6 SPI Interface 24 bit 3 Wire 4.7 RGB Interface                                                                                                                                                                                                | 3.9.2   | LSA                                    | <br>56        |
| 3.9.5 MSE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3.9.3   | LLE                                    | <br>56        |
| 3.9.6 MSA 3.9.7 MLE 3.9.8 MLA 3.10 STATE MACHINE OPERATION. 3.11 PLL  4 EXTERNAL INTERFACE  4.1 MCU 6800 (Fixed E mode) Interface 4.2 MCU 6800 (Clocked E mode) Interface. 4.3 MCU 8080 Interface. 4.4 SPI Interface 8 bit 4 Wire. 4.5 SPI Interface 8 bit 3 Wire. 4.6 SPI Interface 24 bit 3 Wire. 4.7 RGB Interface.                                                                                                                                                                                                             | 3.9.4   | LLA                                    | <br>56        |
| 3.9.7 MLE 3.9.8 MLA 3.10 STATE MACHINE OPERATION. 3.11 PLL  4 EXTERNAL INTERFACE  4.1 MCU 6800 (Fixed E mode) Interface 4.2 MCU 6800 (Clocked E mode) Interface 4.3 MCU 8080 Interface 4.4 SPI Interface 8 bit 4 Wire 4.5 SPI Interface 8 bit 3 Wire 4.6 SPI Interface 24 bit 3 Wire 4.7 RGB Interface.                                                                                                                                                                                                                            | 3.9.5   | MSE                                    | <br>56        |
| 3.9.8 MLA 3.10 STATE MACHINE OPERATION 3.11 PLL  4 EXTERNAL INTERFACE  4.1 MCU 6800 (Fixed E mode) Interface 4.2 MCU 6800 (Clocked E mode) Interface 4.3 MCU 8080 Interface 4.4 SPI Interface 8 bit 4 Wire 4.5 SPI Interface 8 bit 3 Wire 4.6 SPI Interface 24 bit 3 Wire 4.7 RGB Interface                                                                                                                                                                                                                                        | 3.9.6   | MSA                                    | <br>56        |
| 3.10 STATE MACHINE OPERATION 3.11 PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3.9.7   | MLE                                    | <br>56        |
| 3.11 PLL  4 EXTERNAL INTERFACE  4.1 MCU 6800 (Fixed E mode) Interface  4.2 MCU 6800 (Clocked E mode) Interface  4.3 MCU 8080 Interface  4.4 SPI Interface 8 bit 4 Wire  4.5 SPI Interface 8 bit 3 Wire  4.6 SPI Interface 24 bit 3 Wire  4.7 RGB Interface                                                                                                                                                                                                                                                                         | 3.9.8   | MLA                                    | <br>56        |
| 4.1 MCU 6800 (FIXED E MODE) INTERFACE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3.10 ST | ATE MACHINE OPERATION                  | <br>56        |
| 4.1 MCU 6800 (FIXED E MODE) INTERFACE 4.2 MCU 6800 (CLOCKED E MODE) INTERFACE 4.3 MCU 8080 INTERFACE 4.4 SPI INTERFACE 8 BIT 4 WIRE 4.5 SPI INTERFACE 8 BIT 3 WIRE 4.6 SPI INTERFACE 24 BIT 3 WIRE 4.7 RGB INTERFACE                                                                                                                                                                                                                                                                                                               | 3.11 PL | L                                      | <br>57        |
| 4.1 MCU 6800 (FIXED E MODE) INTERFACE 4.2 MCU 6800 (CLOCKED E MODE) INTERFACE 4.3 MCU 8080 INTERFACE 4.4 SPI INTERFACE 8 BIT 4 WIRE 4.5 SPI INTERFACE 8 BIT 3 WIRE 4.6 SPI INTERFACE 24 BIT 3 WIRE 4.7 RGB INTERFACE                                                                                                                                                                                                                                                                                                               | 4 EVTE  |                                        | <b>5</b> 0    |
| 4.2 MCU 6800 (CLOCKED E MODE) INTERFACE. 4.3 MCU 8080 INTERFACE. 4.4 SPI INTERFACE 8 BIT 4 WIRE. 4.5 SPI INTERFACE 8 BIT 3 WIRE. 4.6 SPI INTERFACE 24 BIT 3 WIRE. 4.7 RGB INTERFACE.                                                                                                                                                                                                                                                                                                                                               |         |                                        |               |
| 4.2 MCU 6800 (CLOCKED E MODE) INTERFACE. 4.3 MCU 8080 INTERFACE. 4.4 SPI INTERFACE 8 BIT 4 WIRE. 4.5 SPI INTERFACE 8 BIT 3 WIRE. 4.6 SPI INTERFACE 24 BIT 3 WIRE. 4.7 RGB INTERFACE.                                                                                                                                                                                                                                                                                                                                               | 4.1 M   | CU 6800 (Fixed E mode) Interface       | <br>58        |
| 4.4 SPI INTERFACE 8 BIT 4 WIRE. 4.5 SPI INTERFACE 8 BIT 3 WIRE. 4.6 SPI INTERFACE 24 BIT 3 WIRE. 4.7 RGB INTERFACE.                                                                                                                                                                                                                                                                                                                                                                                                                |         |                                        |               |
| 4.5 SPI INTERFACE 8 BIT 3 WIRE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 4.3 M   | CU 8080 Interface                      | <br>62        |
| 4.6 SPI Interface 24 bit 3 Wire                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 4.4 SP  | I Interface 8 bit 4 Wire               | <br>63        |
| 4.7 RGB Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4.5 SP  | I Interface 8 bit 3 Wire               | <br>64        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 4.6 SP  | I Interface 24 bit 3 Wire              | 65            |
| 5 DISPLAY DATA ORDER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4.7 RC  | GB Interface                           | 67            |
| 5 DISPLAY DATA ORDER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | - DICDI | (AVDATEA ODDED                         | <b>60</b>     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |                                        |               |

#### **TABLES**

| Table 1-1: SSD2805C Register Summary                                    | 6  |
|-------------------------------------------------------------------------|----|
| TABLE 2-1: OPERATION DURING VIDEO MODE BLLP PERIOD                      | 45 |
| TABLE 2-2: MCU INTERFACE CONTROL PIN MAPPING                            | 45 |
| TABLE 3-1: PLL SETTING FOR NON-BURST MODE (PLL REFERENCE USING PCLK)    | 47 |
| TABLE 3-2: PLL SETTING FOR NON-BURST MODE (PLL REFERENCE USING TX_CLK)  | 48 |
| TABLE 3-3: PLL SETTING FOR BURST MODE.                                  | 48 |
| TABLE 4-1: MCU INTERFACE DATA PIN MAPPING FOR COMMAND CYCLE             | 59 |
| TABLE 4-2: MCU INTERFACE DATA PIN MAPPING FOR PARAMETER CYCLE           | 60 |
| TABLE 4-3: MCU INTERFACE DATA PIN MAPPING FOR DISPLAY DATA PIXEL FORMAT | 60 |
| TABLE 4-4: RGB INTERFACE DATA PIN MAPPING                               | 67 |



 Solomon Systech
 Mar 2010
 P 4/71
 Rev 0.70
 SSD2805C

#### **FIGURES**

| FIGURE 2-1: SSD2805C WITH RGB AND SPI INTERFACE                                                   | 44 |
|---------------------------------------------------------------------------------------------------|----|
| FIGURE 2-2: SSD2805C WITH MCU INTERFACE                                                           | 46 |
| FIGURE 3-1: ILLUSTRATION OF RGB INTERFACE PARAMETERS FOR NON-BURST MODE WITH SYNC PULSES          | 47 |
| FIGURE 3-2: ILLUSTRATION OF RGB INTERFACE PARAMETERS FOR NON-BURST MODE WITH SYNC EVENTS AND BURS | Т  |
| Mode                                                                                              | 48 |
| FIGURE 3-3: TURNAROUND PROCEDURE                                                                  | 51 |
| FIGURE 3-4: ACKNOWLEDGEMENT HANDLING AFTER NON-READ COMMAND                                       | 52 |
| FIGURE 3-5: ACKNOWLEDGEMENT HANDLING AFTER READ COMMAND                                           | 52 |
| FIGURE 3-6: ILLUSTRATION OF INTERRUPT LATENCY                                                     | 55 |
| FIGURE 4-1: ILLUSTRATION OF WRITE OPERATION FOR MCU 6800 (FIXED E MODE) INTERFACE                 | 59 |
| FIGURE 4-2: ILLUSTRATION OF READ OPERATION FOR MCU 6800 (FIXED E MODE) INTERFACE                  | 59 |
| FIGURE 4-3: ILLUSTRATION OF WRITE OPERATION FOR MCU (CLOCKED E MODE) 6800 INTERFACE               |    |
| FIGURE 4-4: ILLUSTRATION OF READ OPERATION FOR MCU 6800 (CLOCKED E MODE) INTERFACE                | 62 |
| FIGURE 4-5: ILLUSTRATION OF WRITE OPERATION FOR MCU 8080 INTERFACE                                |    |
| FIGURE 4-6: ILLUSTRATION OF READ OPERATION FOR MCU 8080 INTERFACE                                 | 63 |
| FIGURE 4-7: ILLUSTRATION OF WRITE OPERATION FOR 8 BIT 4 WIRE INTERFACE                            | 63 |
| FIGURE 4-8: ILLUSTRATION OF READ OPERATION FOR 8 BIT 4 WIRE INTERFACE                             |    |
| FIGURE 4-9: ILLUSTRATION OF WRITE OPERATION FOR 8 BIT 3 WIRE INTERFACE                            | 65 |
| FIGURE 4-10: ILLUSTRATION OF READ OPERATION FOR 8 BIT 3 WIRE INTERFACE                            |    |
| FIGURE 4-11: ILLUSTRATION OF WRITE OPERATION FOR 24 BIT 3 WIRE INTERFACE                          |    |
| FIGURE 4-12: ILLUSTRATION OF READ OPERATION FOR 24 BIT 3 WIRE INTERFACE                           | 66 |
|                                                                                                   |    |
|                                                                                                   |    |
|                                                                                                   |    |

**SSD2805C** | Rev 0.760 | P 5/71 | Mar 2010 | **Solomon Systech** 

#### 1 REGISTERS

This section describes the SSD2805C registers. In the following description, the following key applies:

RO: Read Only WO: Write Only RW: Read/Write

RW1C: Read/Write 1 to clear (when 1 is written to the field, the bit is cleared)

RWAC: Read/Write auto clear (the bit is automatically cleared under certain condition)

Table 1-1: SSD2805C Register Summary

| Offset | Name                             | Mnemonic | Reset Value |
|--------|----------------------------------|----------|-------------|
| 0xB0   | Device Identification Register   | DIR      | 0x2805      |
| 0xB1   | RGB Interface Control Register 1 | VICR1    | 0x020A      |
| 0xB2   | RGB Interface Control Register 2 | VICR2    | 0x0214      |
| 0xB3   | RGB Interface Control Register 3 | VICR3    | 0x0428      |
| 0xB4   | RGB Interface Control Register 4 | VICR4    | 0x0280      |
| 0xB5   | RGB Interface Control Register 5 | VICR5    | 0x01E0      |
| 0xB6   | RGB Interface Control Register 6 | VICR6    | 0x0004      |
| 0xB7   | Configuration Register           | CFGR     | 0x0301      |
| 0xB8   | VC Control Register              | VCR      | 0x0045      |
| 0xB9   | PLL Control Register             | PCR      | 0x0000      |
| 0xBA   | PLL Configuration Register       | PLCR     | 0x001F      |
| 0xBB   | Clock Control Register           | CCR      | 0x0003      |
| 0xBC   | Packet Size Control Register 1   | PSCR1    | 0x0000      |
| 0xBD   | Packet Size Control Register 2   | PSCR2    | 0x0000      |
| 0xBE   | Packet Size Control Register 3   | PSCR3    | 0x0100      |
| 0xBF   | Generic Packet Drop Register     | GPDR     | 0x0000      |
| 0xC0   | Operation Control Register       | OCR      | 0x0000      |
| 0xC1   | Maximum Return Size Register     | MRSR     | 0x0001      |
| 0xC2   | Return Data Count Register       | RDCR     | 0x0000      |
| 0xC3   | ACK Response Register            | ARSR     | 0x0000      |
| 0xC4   | Line Control Register            | LCR      | 0x0000      |
| 0xC5   | Interrupt Control Register       | ICR      | 0x0080      |
| 0xC6   | Interrupt Status Register        | ISR      | 0xFF06      |
| 0xC7   | Error Status Register            | ESR      | 0x0000      |
| 0xC8   | RESERVED                         |          | 0x0000      |
| 0xC9   | Delay Adjustment Register 1      | DAR1     | 0x0B02      |
| 0xCA   | Delay Adjustment Register 2      | DAR2     | 0x2003      |
| 0xCB   | Delay Adjustment Register 3      | DAR3     | 0x0410      |
| 0xCC   | Delay Adjustment Register 4      | DAR4     | 0x1003      |
| 0xCD   | Delay Adjustment Register 5      | DAR5     | 0x1000      |
| 0xCE   | Delay Adjustment Register 6      | DAR6     | 0x0405      |
| 0xCF   | HS TX Timer Register 1           | HTTR1    | 0x0000      |
| 0xD0   | HS TX Timer Register 2           | HTTR2    | 0x0010      |
| 0xD1   | LP RX Timer Register 1           | LRTR1    | 0x0000      |
| 0xD2   | LP RX Timer Register 2           | LRTR2    | 0x0010      |
| 0xD3   | TE Status Register               | TSR      | 0x0000      |
| 0xD4   | SPI Read Register                | LRR      | 0x00FA      |
| 0xD5   | Reserved Register                |          | 0x0042      |
| 0xD6   | Test Register                    | TR       | 0x0005      |
| 0xD7   | Read Register                    | RR       | 0x0000      |

**Solomon Systech** Mar 2010 | P 6/71 | Rev 0.70 | **SSD2805C** 

#### 1.1 Device Identification Register

Offset Address

| DIR   | Device Identification Register |  |  |  |  |  |  |   |  |
|-------|--------------------------------|--|--|--|--|--|--|---|--|
| BIT   | 15 14 13 12 11 10 9 8          |  |  |  |  |  |  |   |  |
| NAME  | DIR[15:8]                      |  |  |  |  |  |  |   |  |
| TYPE  | RO                             |  |  |  |  |  |  |   |  |
| RESET | 0x28                           |  |  |  |  |  |  |   |  |
|       |                                |  |  |  |  |  |  |   |  |
| BIT   | 7 6 5 4 3 2 1 0                |  |  |  |  |  |  | 0 |  |
| NAME  | DIR[7:0]                       |  |  |  |  |  |  |   |  |
| TYPE  | RO                             |  |  |  |  |  |  |   |  |
| RESET | 0x05                           |  |  |  |  |  |  |   |  |

| Name            | Description                  | Setting |
|-----------------|------------------------------|---------|
| DIR<br>Bit 15-0 | Device Identification Number |         |
| Dit 15 0        |                              |         |
|                 |                              |         |

 SSD2805C
 Rev 0.760
 P 7/71
 Mar 2010
 Solomon Systech

### 1.2 RGB Interface Control Register 1

Offset Address

| VICR1 | RGB Interface Control Register 1 |                       |   |   |   |   |   | 0xB1 |  |  |
|-------|----------------------------------|-----------------------|---|---|---|---|---|------|--|--|
| BIT   | 15                               | 15 14 13 12 11 10 9 8 |   |   |   |   |   |      |  |  |
| NAME  | VSA                              |                       |   |   |   |   |   |      |  |  |
| TYPE  | RW                               |                       |   |   |   |   |   |      |  |  |
| RESET | 0x2                              |                       |   |   |   |   |   |      |  |  |
|       |                                  |                       |   |   |   |   |   |      |  |  |
| BIT   | 7                                | 6                     | 5 | 4 | 3 | 2 | 1 | 0    |  |  |
| NAME  | HSA                              |                       |   |   |   |   |   |      |  |  |
| TYPE  | RW                               |                       |   |   |   |   |   |      |  |  |
| RESET | 0xA                              |                       |   |   |   |   |   |      |  |  |

| Name                | Description                                                                                                                                                                                                                          | Setting             |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| <b>VSA</b> Bit 15-8 | Vertical Sync Active Period Specify the VSYNC active period in number of HSYNC pulses. The VSYNC active period is from the VSYNC falling edge to VSYNC rising edge. This value is used only used in Non-Burst mode with Sync Pulses. | Minimum value is 1. |
| HSA<br>Bit 7-0      | Horizontal Sync Active Period Specify the HSYNC active period in number of PCLK. The HSYNC active period is from the HSYNC falling edge to the HSYNC rising edge, This value is only used in Non-burst Mode with Sync Pulses.        | Minimum value is 1. |

Refer to Section 3.1 for details.

 Solomon Systech
 Mar 2010
 P 8/71
 Rev 0.70
 SSD2805C

### 1.3 RGB Interface Control Register 2

Offset Address

| VICR2 | RGB Interface Control Register 2 |                       |  |  |  |  |  |  |  |  |
|-------|----------------------------------|-----------------------|--|--|--|--|--|--|--|--|
| BIT   | 15                               | 15 14 13 12 11 10 9 8 |  |  |  |  |  |  |  |  |
| NAME  | VBP                              |                       |  |  |  |  |  |  |  |  |
| TYPE  | RW                               |                       |  |  |  |  |  |  |  |  |
| RESET | 0x2                              |                       |  |  |  |  |  |  |  |  |
|       |                                  |                       |  |  |  |  |  |  |  |  |
| BIT   | 7                                | 7 6 5 4 3 2 1 0       |  |  |  |  |  |  |  |  |
| NAME  | НВР                              |                       |  |  |  |  |  |  |  |  |
| TYPE  | RW                               |                       |  |  |  |  |  |  |  |  |
| RESET | 0x14                             |                       |  |  |  |  |  |  |  |  |

| Name            | Description                                                                                                                                                                                                                                                                                                                                                                                                          | Setting                 |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| VBP<br>Bit 15-8 | Vertical Back Porch Period Specify the vertical back porch period in terms of HSYNC pulses. In Burst Mode and in Non-burst Mode with Sync Pulses, the Vertical Back Porch Period is from the VSYNC rising edge to the HSYNC of the first line of active display. In Non-burst Mode with Sync Events, the Vertical Back Porch Period is from the VSYNC falling edge to the HSYNC of the first line of active display. |                         |
| HBP<br>Bit 7-0  | Horizontal Back Porch Period Specify the horizontal back porch period in terms of PCLK. In Non Burst Mode with Sync Pulses, the Horizontal Back Porch Period is from the HSYNC rising edge to the start of the valid display pixel. In Non Burst mode with Sync Events and Burst Mode, the Horizontal Back Porch Period is from the HSYNC falling edge to the start of the valid display pixel.                      | The minimum value is 1. |

Refer to Section 3.1 for details.

 SSD2805C
 Rev 0.760
 P 9/71
 Mar 2010
 Solomon Systech

### 1.4 RGB Interface Control Register 3

Offset Address

| VICR3 | RGB Interface Control Register 3 |                       |   |   |   |   | 0xB3 |   |  |  |
|-------|----------------------------------|-----------------------|---|---|---|---|------|---|--|--|
| BIT   | 15                               | 15 14 13 12 11 10 9 8 |   |   |   |   |      |   |  |  |
| NAME  |                                  | VFP                   |   |   |   |   |      |   |  |  |
| TYPE  |                                  | RW                    |   |   |   |   |      |   |  |  |
| RESET | 0x4                              |                       |   |   |   |   |      |   |  |  |
|       |                                  |                       |   |   |   |   |      |   |  |  |
| BIT   | 7                                | 6                     | 5 | 4 | 3 | 2 | 1    | 0 |  |  |
| NAME  | HFP                              |                       |   |   |   |   |      |   |  |  |
| TYPE  | RW                               |                       |   |   |   |   |      |   |  |  |
| RESET | 0x28                             |                       |   |   |   |   |      |   |  |  |

| Name            | Description                                                                                                                                                                                                                 | Setting |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| VFP<br>Bit 15-8 | Vertical Front Porch Period Specify the Vertical Front Porch Period in terms of HSYNC pulses. The Vertical Front Porch Period is from the first HSYNC after the last line of active display to the next VSYNC falling edge. |         |
| HFP<br>Bit 7-0  | Horizontal Front Porch Period Specify the Horizontal Front Porch Period in terms of PCLK. The Horizontal Front Porch Period is from the end of the valid display pixel to the next HSYNC falling edge.                      |         |

Refer to Section 3.1 for details.

 Solomon Systech
 Mar 2010
 P 10/71
 Rev 0.70
 SSD2805C

#### 1.5 RGB Interface Control Register 4

Offset Address

| VICR4 | CR4 RGB Interface Control Re |                       |   |   |   | RGB Interface Control Register 4 0xB4 |   |   |  |  |  |  |  |
|-------|------------------------------|-----------------------|---|---|---|---------------------------------------|---|---|--|--|--|--|--|
| BIT   | 15                           | 15 14 13 12 11 10 9 8 |   |   |   |                                       |   |   |  |  |  |  |  |
| NAME  |                              | HACT[15:8]            |   |   |   |                                       |   |   |  |  |  |  |  |
| TYPE  |                              | RW                    |   |   |   |                                       |   |   |  |  |  |  |  |
| RESET | 0x2                          |                       |   |   |   |                                       |   |   |  |  |  |  |  |
|       |                              |                       |   |   |   |                                       |   |   |  |  |  |  |  |
| BIT   | 7                            | 6                     | 5 | 4 | 3 | 2                                     | 1 | 0 |  |  |  |  |  |
| NAME  | HACT[7:0]                    |                       |   |   |   |                                       |   |   |  |  |  |  |  |
| TYPE  |                              | RW                    |   |   |   |                                       |   |   |  |  |  |  |  |
| RESET |                              | 0x80                  |   |   |   |                                       |   |   |  |  |  |  |  |

| Name             | Description                                                                                                                                 | Setting                 |  |  |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--|--|--|--|--|--|--|
| HACT<br>Bit 15-0 | Horizontal Active Period Specifies the Horizontal Active Period in terms of PCLK. During this period, the DEN signal should always be high. | The minimum value is 1. |  |  |  |  |  |  |  |
| Refer to Section | Refer to Section 3.1 for details.                                                                                                           |                         |  |  |  |  |  |  |  |
|                  |                                                                                                                                             |                         |  |  |  |  |  |  |  |

SSD2805C Rev 0.760 P 11/71 Mar 2010 Solomon Systech

#### 1.6 RGB Interface Control Register 5

Offset Address

| VICR5 |           | RGB Interface Control Register 5 0xB5 |   |   |   |   |   |   |  |
|-------|-----------|---------------------------------------|---|---|---|---|---|---|--|
| BIT   | 15        | 15 14 13 12 11 10 9 8                 |   |   |   |   |   |   |  |
| NAME  |           | VACT[15:8]                            |   |   |   |   |   |   |  |
| TYPE  |           | RW                                    |   |   |   |   |   |   |  |
| RESET | 0x1       |                                       |   |   |   |   |   |   |  |
|       |           |                                       |   |   |   |   |   |   |  |
| BIT   | 7         | 6                                     | 5 | 4 | 3 | 2 | 1 | 0 |  |
| NAME  | VACT[7:0] |                                       |   |   |   |   |   |   |  |
| TYPE  |           | RW                                    |   |   |   |   |   |   |  |
| RESET |           | 0xE0                                  |   |   |   |   |   |   |  |

| Name             | Description                                                             | Setting                 |  |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------|-------------------------|--|--|--|--|--|--|--|
| VACT<br>Bit 15-0 | Vertical Active Period Specifies the Vertical Active Period in terms of | The minimum value is 1. |  |  |  |  |  |  |  |
| Dit 13-0         | HSYNC pulses.                                                           |                         |  |  |  |  |  |  |  |
| Refer to Section | Refer to Section 3.1 for details.                                       |                         |  |  |  |  |  |  |  |
|                  |                                                                         |                         |  |  |  |  |  |  |  |

Mar 2010 P 12/71 Rev 0.70 SSD2805C Solomon Systech

# 1.7 RGB Interface Control Register 6

Offset Address

| VICR6 |    | RGB Interface Control Register 6 0xB6 |      |     |     |    |         | 0xB6 |
|-------|----|---------------------------------------|------|-----|-----|----|---------|------|
| BIT   | 15 | 14                                    | 13   | 12  | 11  | 10 | 9       | 8    |
| NAME  |    |                                       |      |     |     |    |         |      |
| TYPE  |    |                                       |      |     |     |    |         |      |
| RESET |    |                                       |      |     |     |    |         |      |
|       |    |                                       |      |     |     |    |         |      |
| BIT   | 7  | 6                                     | 5    | 4   | 3   | 2  | 1       | 0    |
| NAME  |    | NVD                                   | BLLP | VCS | VM  |    | VPF     |      |
| TYPE  |    | RW                                    | RW   | RW  | RW  |    | RW RW   |      |
| RESET |    | 0x0                                   | 0x0  | 0x0 | 0x1 |    | 0x1 0x0 |      |

| Name          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Setting                                                                                                                          |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| Bit 15-7      | Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                  |
| NVD<br>Bit 6  | Non Video Data Transmission Control The SSD2805C will send non video data (written from the SPI interface) during the vertical blanking period (in Non Burst Mode) or any BLLP period (in Burst Mode). This bit selects whether HS or LP is used to send the data. If LP mode is selected, the data lane will enter LP mode for BLLP period, even if there is no non-video data to send.  Note:  Sending data in LP mode is much slower than in HS mode. The host processor shall make sure that the duration is long enough to finish the data transfer The timing of HSYNC and VSYNC is not affected. | O: Non video data will be transmitted using HS mode.  1: Non video data will be transmitted using LP mode.  Output  Description: |
| BLLP<br>Bit 5 | BLLP Control The SSD2805C will use this field to decide whether to send Blanking Packet or enter LP mode in the BLLP period. This field takes effect only in Non Burst Mode and when NVD (Register 0xB6 Bit 6) is 0.  Note:  Sending data in LP mode is much slower than in HS mode. The host processor shall make sure that the duration is long enough to finish the data transfer.  The timing of HSYNC and VSYNC is not affected.  Refer to Table 2-1 for details of Video Mode operations                                                                                                          | O: Blanking Packet will be sent during BLLP period.  1: LP mode will be used during BLLP period.                                 |
| VCS<br>Bit 4  | Video Clock Suspend Specifies the clock lane behavior when there is no data to transmit in Burst Mode.  Note:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | O: The clock lane remains in HS mode, when there is no data to transmit.  1: The clock lane enters LP mode                       |

 SSD2805C
 Rev 0.760
 P 13/71
 Mar 2010
 Solomon Systech

| Name           | Description                                                                                                      | Setting                                                                                             |  |  |  |  |  |
|----------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                | In Non Burst Mode, the clock lane will remain in HS mode all the time irrespective to the setting of this field. | when there is no data to transmit.                                                                  |  |  |  |  |  |
| VM<br>Bit 3-2  | Video Mode Specifies the video mode the SSD2805C will use when RGB interface is selected.                        | 00: Non Burst Mode with Sync Pulses 01: Non Burst mode with Sync Events 10: Burst Mode 11: Reserved |  |  |  |  |  |
| VPF<br>Bit 1-0 | Video Pixel Format Specifies the pixel format for video mode.                                                    | 00: 16bpp<br>01: 18bpp, packed<br>10: 18bpp, loosely packed<br>11: 24bpp                            |  |  |  |  |  |
|                |                                                                                                                  |                                                                                                     |  |  |  |  |  |

Solomon Systech Mar 2010 P 14/71 Rev 0.70 SSD2805C

# 1.8 Configuration Register

Offset Address

| CFGR  | Configuration Register |      |       |      |     |     |     | 0xB7 |
|-------|------------------------|------|-------|------|-----|-----|-----|------|
| BIT   | 15                     | 14   | 13    | 12   | 11  | 10  | 9   | 8    |
| NAME  |                        | Rese | erved |      |     |     | EOT | ECD  |
| TYPE  | RW                     |      |       |      |     |     | RW  | RW   |
| RESET |                        | 0:   | x0    |      |     |     | 0x1 | 0x1  |
|       |                        |      |       |      |     |     |     |      |
| BIT   | 7                      | 6    | 5     | 4    | 3   | 2   | 1   | 0    |
| NAME  | REN                    | DCS  | CSS   | HCLK | VEN | SLP | CKE | HS   |
| TYPE  | RW                     | RW   | RW    | RW   | RW  | RW  | RW  | RWAC |
| RESET | 0x0                    | 0x0  | 0x0   | 0x0  | 0x0 | 0x0 | 0x0 | 0x1  |

| Name          | Description                                                                                                                                                                                    | Setting                                                                                                                                                                                                                                  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit 15-12     | Reserved                                                                                                                                                                                       | Default value is 0000. User should not alter the value of this field                                                                                                                                                                     |
| Bit 11-10     | Not Used                                                                                                                                                                                       |                                                                                                                                                                                                                                          |
| EOT<br>Bit 9  | EOT Packet Enable Specifies whether the SSD2805C will send out the EOT packet at the end of HS transmission or not.                                                                            | 0: Do not send<br>1: Send                                                                                                                                                                                                                |
| ECD<br>Bit 8  | ECC CRC Check Disable Specifies whether SSD2805C will perform ECC and CRC checking for the packets received from the MIPI slave.                                                               | 0: Enable<br>1: Disable                                                                                                                                                                                                                  |
| REN<br>Bit 7  | Read Enable Specifies whether the next operation is a write or a read operation.                                                                                                               | Write operation     Read operation                                                                                                                                                                                                       |
| DCS<br>Bit 6  | DCS Enable Specifies whether the packet to be sent is a DCS Packet or a Generic Packet. This field applies to both write and read operation.                                                   | <ol> <li>Generic Packet (The packet can be any one of Generic Long Write, Generic Short Write, or Generic Read packet)</li> <li>DCS Packet (The packet can be any one of DCS Long Write, DCS Short Write, or DCS Read Packet)</li> </ol> |
| CSS<br>Bit 5  | Clock Source Select Selects the clock source for the PLL.                                                                                                                                      | The clock source is TX_CLK     The clock source is PCLK                                                                                                                                                                                  |
| HCLK<br>Bit 4 | HS Clock Disable Controls the clock lane behavior during reverse direction communication. This field takes effect only when both CKE (register 0xB7 bit 1) and VEN (register 0xB7 bit 3)are 0. | O: HS clock is enabled I: HS clock is disabled                                                                                                                                                                                           |
| VEN<br>Bit 3  | Video Mode Enable Controls the video mode operation when interface is RGB + SPI.                                                                                                               | Video Mode is disabled     Video Mode is enabled                                                                                                                                                                                         |

 SSD2805C
 Rev 0.760
 P 15/71
 Mar 2010
 Solomon Systech

| Name         | Description                                                                                                                                                                        | Setting                                                                                                                                                                                                                                                                             |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SLP<br>Bit 2 | Ultra Low Power State Enable Controls the Ultra Low Power State (ULPS) operation.  Note: When this field is set to 1, HS (register 0xB7 bit 0) will be cleared to 0 automatically. | O: Ultra Low Power State is disabled Ultra Low Power State is enabled.                                                                                                                                                                                                              |
| CKE<br>Bit 1 | Clock Lane Enable Controls the mode of the clock lane when data lane enters LP mode.                                                                                               | O: In forward direction communication, the clock lane will enter LP mode, In reverse direction communication, the clock lane will follow the setting of HCLK (register 0xB7 bit 4)  1: Clock lane will enter HS mode in both forward direction and reverse direction communication. |
| HS<br>Bit 0  | HS Mode Controls whether the SSD2805C is using HS or LP mode to send data.  Note: This field will be cleared to 0 automatically when SLP (register 0xB7 bit 2) is set to 1.        | 0: LP mode<br>1: HS mode                                                                                                                                                                                                                                                            |
|              |                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                     |

 Solomon Systech
 Mar 2010
 P 16/71
 Rev 0.70
 SSD2805C

# 1.9 Virtual Channel Control Register

Offset Address

| VCR   | Virtual Channel Control Register 0xl |     |    |     |     |     |     | 0xB8 |  |
|-------|--------------------------------------|-----|----|-----|-----|-----|-----|------|--|
| BIT   | 15                                   | 14  | 13 | 12  | 11  | 10  | 9   | 8    |  |
| NAME  |                                      |     |    |     |     |     |     |      |  |
| TYPE  |                                      |     |    |     |     |     |     |      |  |
| RESET |                                      |     |    |     |     |     |     |      |  |
|       |                                      |     |    |     |     |     |     |      |  |
| BIT   | 7                                    | 6   | 5  | 4   | 3   | 2   | 1   | 0    |  |
| NAME  | VO                                   | VCM |    | VCE |     | VC2 |     | VC1  |  |
| TYPE  | RW                                   |     | RW |     | RW  |     | RW  |      |  |
| RESET | 0x1                                  |     | 02 | κ0  | 0x1 |     | 0x1 |      |  |

| Name           | Description                                                                                                                                                                                                                            | Setting |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Bit 15-8       | Not Used                                                                                                                                                                                                                               |         |
| VCM<br>Bit 7-6 | Virtual Channel ID for Maximum Return<br>Size Packet<br>Specifies the Virtual Channel ID (VC ID) for<br>the Maximum Return Size Packet sent by<br>SSD2805C.                                                                            |         |
|                | Note: The Virtual Channel for the Maximum Return Size Packet can be different from the Virtual Channel for the Data Packet(s). This field shall be set to ensure the Maximum Return Size Packet is sent to the correct Virtual Channel |         |
| VCE<br>Bit 5-4 | Virtual Channel ID for EOT Packet Specifies the Virtual Channel ID for the EOT Packet sent by SSD2805C.                                                                                                                                |         |
| C              | Note: The Virtual Channel for the Maximum Return Size Packet can be different from the Virtual Channel for the Data Packet(s). This field shall be set to ensure the EOT Packet is sent to the correct Virtual Channel.                |         |
| VC2<br>Bit 3-2 | Virtual Channel ID for SPI Interface<br>Specifies the Virtual Channel ID for the packets<br>written in through the SPI interface, when the<br>interface setting is RGB + SPI.                                                          |         |
|                | Note: When using RGB + SPI interface, two panels can be addressed independently by setting different Virtual Channel ID in this field and the VC1 field (register 0xB8 bit 1-0)                                                        |         |
| VC1<br>Bit 1-0 | Virtual Channel ID for RGB and MCU Interface Specifies the Virtual Channel ID for the packets written in through the RGB interface and the MCU interface.                                                                              |         |
|                | Note:<br>When using RGB + SPI interface, two panels                                                                                                                                                                                    |         |

 SSD2805C
 Rev 0.760
 P 17/71
 Mar 2010
 Solomon Systech

| Name | Description                                                                                                                          | Setting |
|------|--------------------------------------------------------------------------------------------------------------------------------------|---------|
|      | can be addressed independently by setting<br>different Virtual Channel ID in this field and the<br>VC2 field (register 0xB8 bit 3-2) |         |

# 1.10 PLL Control Register

Offset Address

| PCR   | PLL Control Register |    |    |    |    |    |   |     |
|-------|----------------------|----|----|----|----|----|---|-----|
| BIT   | 15                   | 14 | 13 | 12 | 11 | 10 | 9 | 8   |
| NAME  |                      |    |    |    |    |    |   |     |
| TYPE  |                      |    |    |    |    |    |   |     |
| RESET |                      |    |    |    |    |    |   |     |
|       |                      |    |    |    |    |    |   |     |
| BIT   | 7                    | 6  | 5  | 4  | 3  | 2  | 1 | 0   |
| NAME  |                      |    |    |    |    |    |   | PEN |
| TYPE  |                      |    |    |    |    |    |   | RW  |
| RESET |                      |    |    |    |    |    |   | 0x0 |

| Name         | Description                            | Setting                 |
|--------------|----------------------------------------|-------------------------|
| Bit 15-1     | Not Used                               |                         |
| PEN<br>Bit 0 | PLL Enable Controls the PLL operation. | 0: Disable<br>1: Enable |

 Solomon Systech
 Mar 2010
 P 18/71
 Rev 0.70
 SSD2805C

# 1.11 PLL Configuration Register

Offset Address

| PLCR  |       | PLL Configuration Register 0xBA |     |    |     |   |    |   |  |
|-------|-------|---------------------------------|-----|----|-----|---|----|---|--|
| BIT   | 15    | 15 14 13 12 11 10 9             |     |    |     |   |    |   |  |
| NAME  |       | PE                              | DIV |    |     | D | IV |   |  |
| TYPE  | RW RW |                                 |     |    |     |   |    |   |  |
| RESET |       | 0:                              | x0  |    | 0x0 |   |    |   |  |
|       |       |                                 |     |    |     |   |    |   |  |
| BIT   | 7     | 6                               | 5   | 4  | 3   | 2 | 1  | 0 |  |
| NAME  | MUL   |                                 |     |    |     |   |    |   |  |
| TYPE  |       | RW                              |     |    |     |   |    |   |  |
| RESET |       |                                 |     | 0x | 1F  |   |    |   |  |

| Name              | Description                                              | Setting                                                              |
|-------------------|----------------------------------------------------------|----------------------------------------------------------------------|
| PDIV<br>Bit 15-12 | PLL Post Divider Specifies the PLL Post Divider value P. | 0x0: 1<br>0x1: 2<br><br>0xF: 16                                      |
| DIV<br>Bit 11-8   | PLL Divider Specifies the PLL Divider value N.           | 0x0: 1<br>0x1: 2<br><br>0xF: 16                                      |
| MUL<br>Bit 7-0    | PLL Multiplier Specifies the PLL Multiplier value M.     | 0x1: 2<br>0x2: 3<br><br>0xFF: 256<br>0 is not allowed in this field. |

Refer to Section 3.11 for PLL setting.

 SSD2805C
 Rev 0.760
 P 19/71
 Mar 2010
 Solomon Systech

### 1.12 Clock Control Register

Offset Address

| CCR   |    |    | Clock Control Register 0xBB |     |    |    |   |   |  |
|-------|----|----|-----------------------------|-----|----|----|---|---|--|
| BIT   | 15 | 14 | 13                          | 12  | 11 | 10 | 9 | 8 |  |
| NAME  |    |    |                             |     |    |    |   |   |  |
| TYPE  |    |    |                             |     |    |    |   |   |  |
| RESET |    |    |                             |     |    |    |   |   |  |
|       |    |    |                             |     |    |    |   |   |  |
| BIT   | 7  | 6  | 5                           | 4   | 3  | 2  | 1 | 0 |  |
| NAME  | SY | SD | LPD                         |     |    |    |   |   |  |
| TYPE  | R  | W  | RW                          |     |    |    |   |   |  |
| RESET | 02 | x0 |                             | 0x3 |    |    |   |   |  |

| Name            | Description                                                                                                                          | Setting                                                                                                                        |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| Bit 15-8        | Not Used                                                                                                                             |                                                                                                                                |
| SYSD<br>Bit 7-6 | SYS_CLK Divider Specifies the divider value for generating the SYS_CLK from the TX_CLK                                               | Frequency setting:<br>00: SYS_CLK = TX_CLK<br>01: SYS_CLK = TX_CLK / 2<br>10: SYS_CLK = TX_CLK / 3<br>11: SYS_CLK = TX_CLK / 4 |
| LPD<br>Bit 5-0  | LP Clock Divider Specifies the divider value for generating the LP mode clock from the byte clock (i.e. 1/8 of PLL clock frequency). | Frequency setting: 0x0: LP Clock = byte clock 0x1: LP Clock = byte clock / 2 0x3F: LP Clock = byte clock / 64                  |

 Solomon Systech
 Mar 2010
 P 20/71
 Rev 0.70
 SSD2805C

# 1.13 Packet Size Control Register 1 & 2

Offset Address

| PSCR1 |    | Packet Size Control Register 1 0xBC |   |    |    |   |   |   |  |  |  |
|-------|----|-------------------------------------|---|----|----|---|---|---|--|--|--|
| BIT   | 15 | 15 14 13 12 11 10 9 8               |   |    |    |   |   |   |  |  |  |
| NAME  |    | TDC[15:8]                           |   |    |    |   |   |   |  |  |  |
| TYPE  |    |                                     |   | R  | W  |   |   |   |  |  |  |
| RESET |    | 0x0                                 |   |    |    |   |   |   |  |  |  |
|       |    |                                     |   |    |    |   |   |   |  |  |  |
| BIT   | 7  | 6                                   | 5 | 4  | 3  | 2 | 1 | 0 |  |  |  |
| NAME  |    | TDC[7:0]                            |   |    |    |   |   |   |  |  |  |
| TYPE  |    | RW                                  |   |    |    |   |   |   |  |  |  |
| RESET |    |                                     |   | 0> | :0 |   |   |   |  |  |  |

Offset Address

| PSCR2 | Packet Size Control Register 2 0xBD |                       |   |   |    |   |   |   | Packet Size Control Register 2 |  |  |  |  |  |
|-------|-------------------------------------|-----------------------|---|---|----|---|---|---|--------------------------------|--|--|--|--|--|
| BIT   | 15                                  | 15 14 13 12 11 10 9 8 |   |   |    |   |   |   |                                |  |  |  |  |  |
| NAME  |                                     | TDC[31:24]            |   |   |    |   |   |   |                                |  |  |  |  |  |
| TYPE  |                                     | RW                    |   |   |    |   |   |   |                                |  |  |  |  |  |
| RESET |                                     |                       |   | 0 | x0 |   |   |   |                                |  |  |  |  |  |
|       |                                     |                       |   |   |    |   |   |   |                                |  |  |  |  |  |
| BIT   | 7                                   | 6                     | 5 | 4 | 3  | 2 | 1 | 0 |                                |  |  |  |  |  |
| NAME  | TDC[23:16]                          |                       |   |   |    |   |   |   |                                |  |  |  |  |  |
| TYPE  |                                     | RW                    |   |   |    |   |   |   |                                |  |  |  |  |  |
| RESET |                                     |                       |   | 0 | x0 |   |   |   |                                |  |  |  |  |  |

| Name            | Description                                                                                                                                                                                                               | Setting |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| TDC<br>Bit 31-0 | Transmit Data Count Specifies the total number of data bytes to be transmitted by the SSD2805C in the next operation. The SSD2805C will use this value to decide the packet type to be sent out.                          |         |
|                 | This field is used together with <b>PST</b> (register 0xBE bit 11-0) to decide the outgoing packet length in the following two cases:  Generic Long Write Packet  DCS Long Write Packet with the DCS command 0x2C or 0x3C |         |

 SSD2805C
 Rev 0.760
 P 21/71
 Mar 2010
 Solomon Systech

# 1.14 Packet Size Control Register 3

Offset Address

| PSCR3 |    |          | Packet Size Control Register 3 0xBE |    |           |     |        |   |  |  |
|-------|----|----------|-------------------------------------|----|-----------|-----|--------|---|--|--|
| BIT   | 15 | 14       | 13                                  | 12 | 11 10 9 8 |     |        |   |  |  |
| NAME  |    |          |                                     |    |           | PST | [11:8] |   |  |  |
| TYPE  |    |          |                                     |    |           | R   | .W     |   |  |  |
| RESET |    |          |                                     |    | 0x1       |     |        |   |  |  |
|       |    |          |                                     |    |           |     |        |   |  |  |
| BIT   | 7  | 6        | 5                                   | 4  | 3         | 2   | 1      | 0 |  |  |
| NAME  |    | PST[7:0] |                                     |    |           |     |        |   |  |  |
| TYPE  |    | RW       |                                     |    |           |     |        |   |  |  |
| RESET |    |          |                                     | 0: | κ0        |     |        |   |  |  |

| Name            | Description                                                                                                                                                                                                                        | Setting                                                                                                                                                                                                                                                     |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit 15-12       | Not Used                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                             |
| PST<br>Bit 11-0 | Packet Size Threshold The threshold value for partitioning the incoming long packet data into smaller packets. The partitioning only applies to Generic Long Write Packet and DCS Long Write Packet with DCS command 0x2C or 0x3C. | Minimum value is 2.  Maximum value is 0x400.  Note:  When 16 bit interface is selected, the value in this field must be an even number. Odd number written in will be automatically truncated to an even number. For example, 0x5 will be truncated to 0x4. |

 Solomon Systech
 Mar 2010
 P 22/71
 Rev 0.70
 SSD2805C

#### 1.15 Generic Packet Drop Register

Offset Address

| GPDR  |    | Generic Packet Drop Register 0xBF |   |    |   |   |   |   |  |  |  |
|-------|----|-----------------------------------|---|----|---|---|---|---|--|--|--|
| BIT   | 15 | 15 14 13 12 11 10 9 8             |   |    |   |   |   |   |  |  |  |
| NAME  |    | GPD[15:8]                         |   |    |   |   |   |   |  |  |  |
| TYPE  |    | WO                                |   |    |   |   |   |   |  |  |  |
| RESET |    | 0x0                               |   |    |   |   |   |   |  |  |  |
|       |    |                                   |   |    |   |   |   |   |  |  |  |
| BIT   | 7  | 6                                 | 5 | 4  | 3 | 2 | 1 | 0 |  |  |  |
| NAME  |    | GPD[7:0]                          |   |    |   |   |   |   |  |  |  |
| TYPE  |    | WO                                |   |    |   |   |   |   |  |  |  |
| RESET |    |                                   |   | 02 | 0 |   |   |   |  |  |  |

| Name            | Description                                                                                                                                                                                                                                                                                                                                                                                                                   | Setting |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| GPD<br>Bit 15-0 | Generic Packet Drop The host processor uses this register as a FIFO to continuously write the payload of the generic packets (Generic Short Write, Generic Long Write, and Generic Read) into SSD2805C. The SSD2805C will send the payload out using the corresponding generic packet.  Note: When the interface is 16 bit, the width of this field is 16 bit. When the interface is 8 bit, the width of this field is 8 bit. |         |
|                 | OU                                                                                                                                                                                                                                                                                                                                                                                                                            |         |

 SSD2805C
 Rev 0.760
 P 23/71
 Mar 2010
 Solomon Systech

# 1.16 Operation Control Register

Offset Address

| OCR   | Operation Control Register 0x0 |    |    |    |    |    |   |      |  |
|-------|--------------------------------|----|----|----|----|----|---|------|--|
| BIT   | 15                             | 14 | 13 | 12 | 11 | 10 | 9 | 8    |  |
| NAME  |                                |    |    |    |    |    |   |      |  |
| TYPE  |                                |    |    |    |    |    |   |      |  |
| RESET |                                |    |    |    |    |    |   |      |  |
|       |                                |    |    |    |    |    |   |      |  |
| BIT   | 7                              | 6  | 5  | 4  | 3  | 2  | 1 | 0    |  |
| NAME  |                                |    |    |    |    |    |   | СОР  |  |
| TYPE  |                                |    |    |    |    |    |   | RWAC |  |
| RESET |                                |    |    |    |    |    |   | 0x0  |  |

| Name         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Setting                                |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| Bit 15-1     | Not Used                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                        |
| COP<br>Bit 0 | Cancel Operation When this field is set to 1, the SSD2805C will stop any further transmission after finish transmitting the current packet. The internal buffer will be cleared and the state machine will return to its initial state. After the Cancel Operation This field will be automatically reset to 0 PO field (register 0xC6 bit 1) of the Interrupt Status Register will be set to 1 No data in the internal buffer The host processor can start a new operation | 0: NOP 1: Cancel the current operation |

 Solomon Systech
 Mar 2010
 P 24/71
 Rev 0.70
 SSD2805C

#### 1.17 Maximum Return Size Register

Offset Address

| MRSR  |    | Maximum Return Size Register 0xC1 |   |     |       |   |   |   |  |  |  |
|-------|----|-----------------------------------|---|-----|-------|---|---|---|--|--|--|
| BIT   | 15 | 15 14 13 12 11 10 9 8             |   |     |       |   |   |   |  |  |  |
| NAME  |    | MRS[15:8]                         |   |     |       |   |   |   |  |  |  |
| TYPE  |    | RW                                |   |     |       |   |   |   |  |  |  |
| RESET |    | 0x0                               |   |     |       |   |   |   |  |  |  |
|       |    |                                   |   |     |       |   |   |   |  |  |  |
| BIT   | 7  | 6                                 | 5 | 4   | 3     | 2 | 1 | 0 |  |  |  |
| NAME  |    |                                   |   | MRS | [7:0] |   |   |   |  |  |  |
| TYPE  |    | RW                                |   |     |       |   |   |   |  |  |  |
| RESET |    |                                   |   | 02  | κ1    |   |   |   |  |  |  |

| Name            | Description                                                                                                                                                                                                                                                                                                                                                                                                                          | Setting |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| MRS<br>Bit 15-0 | Maximum Return Size Sets the maximum return size of the Read Response Packet returned by the MIPI slave. The SSD2805C will send out a Set Maximum Return Size Packet using the value in this field before every read operation to indicate to the MIPI slave about the limit of the SSD2805C.  Note: The host processor does not need to program the register before every read operation unless the maximum return size is changed. |         |
|                 | OU                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |

 SSD2805C
 Rev 0.760
 P 25/71
 Mar 2010
 Solomon Systech

### 1.18 Return Data Count Register

Offset Address

| RDCR  |    | Return Data Count Register 0xC2 |   |     |       |   |   |   |  |  |  |
|-------|----|---------------------------------|---|-----|-------|---|---|---|--|--|--|
| BIT   | 15 | 15 14 13 12 11 10 9 8           |   |     |       |   |   |   |  |  |  |
| NAME  |    | RDC[15:8]                       |   |     |       |   |   |   |  |  |  |
| TYPE  |    | RO                              |   |     |       |   |   |   |  |  |  |
| RESET |    | 0x0                             |   |     |       |   |   |   |  |  |  |
|       |    |                                 |   |     |       |   |   |   |  |  |  |
| BIT   | 7  | 6                               | 5 | 4   | 3     | 2 | 1 | 0 |  |  |  |
| NAME  |    |                                 |   | RDC | [7:0] |   |   |   |  |  |  |
| TYPE  |    | RO                              |   |     |       |   |   |   |  |  |  |
| RESET |    | 0x0                             |   |     |       |   |   |   |  |  |  |

| Name            | Description                                                                                                                                   | Setting |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------|
| RDC<br>Bit 15-0 | Return Data Count Reflects the number of data bytes received from the MIPI slave Read Response Packet. This field is updated by the SSD2805C. |         |

# 1.19 ACK Response Status Register

Offset Address

| ARSR  | ACK Response Status Register |          |   |    |    |   |   |   |  |  |  |
|-------|------------------------------|----------|---|----|----|---|---|---|--|--|--|
| BIT   | 15 14 13 12 11 10 9          |          |   |    |    |   |   |   |  |  |  |
| NAME  |                              | AR[15:8] |   |    |    |   |   |   |  |  |  |
| TYPE  |                              | RO       |   |    |    |   |   |   |  |  |  |
| RESET |                              | 0x0      |   |    |    |   |   |   |  |  |  |
|       |                              |          |   |    |    |   |   |   |  |  |  |
| BIT   | 7                            | 6        | 5 | 4  | 3  | 2 | 1 | 0 |  |  |  |
| NAME  | AR[7:0]                      |          |   |    |    |   |   |   |  |  |  |
| TYPE  |                              | RO       |   |    |    |   |   |   |  |  |  |
| RESET |                              |          |   | 0) | κ0 |   |   |   |  |  |  |

| Name                  | Description                                                                                                                                       | Setting |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| <b>AR</b><br>Bit 15-0 | ACK Response Contains the ACK response from the MIPI slave. This field will be updated by SSD2805C when ACK with Error Report Packet is received. |         |

 Solomon Systech
 Mar 2010
 P 26/71
 Rev 0.70
 SSD2805C

# 1.20 Line Control Register

Offset Address

| LCR   | Line Control Register |    |    |    |    |     |     |     |
|-------|-----------------------|----|----|----|----|-----|-----|-----|
| BIT   | 15                    | 14 | 13 | 12 | 11 | 10  | 9   | 8   |
| NAME  |                       |    |    |    |    |     |     |     |
| TYPE  |                       |    |    |    |    |     |     |     |
| RESET |                       |    |    |    |    |     |     |     |
|       |                       |    |    |    |    |     |     |     |
| BIT   | 7                     | 6  | 5  | 4  | 3  | 2   | 1   | 0   |
| NAME  |                       |    |    |    |    | FBC | FBT | FBW |
| TYPE  |                       |    |    |    |    | RW  | RW  | RW  |
| RESET |                       |    |    |    |    | 0x0 | 0x0 | 0x0 |

| Name         | Description                                                                                                                                                                                                                                         | Setting                                                                                      |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| Bit 15-3     | Not Used                                                                                                                                                                                                                                            |                                                                                              |
| FBC<br>Bit 2 | Force Bus Contention Force a bus contention on the data lane when this field is set to 1. This field will be changed to 0 after the bus contention is not detected.                                                                                 | NOP     Drive the data lane to LP11 to force a bus contention.                               |
| FBT<br>Bit 1 | Force BTA TE When this field is set, a BTA will be automatically performed after any BTA so as to get the TE response from the MIPI slave.                                                                                                          | No BTA after previous BTA     Perform automatic BTA after previous BTA                       |
| FBW<br>Bit 0 | Force BTA After Write When this bit is set, the BTA will be performed after a write operation.  Note: The bus authority will be passed to the MIPI slave after BTA. SSD2805C will not be able to send data before the bus authority is passed back. | No BTA after the next write packet     Automatically perform BTA after the next write packet |

 SSD2805C
 Rev 0.760
 P 27/71
 Mar 2010
 Solomon Systech

# 1.21 Interrupt Control Register

Offset Address

| ICR   |      | Interrupt Control Register |       |      |      |       |      |      |
|-------|------|----------------------------|-------|------|------|-------|------|------|
| BIT   | 15   | 14                         | 13    | 12   | 11   | 10    | 9    | 8    |
| NAME  | LSEE | LSAE                       | LLEE  | LLAE | MSEE | MSAE  | MLEE | MLAE |
| TYPE  | RW   | RW                         | RW    | RW   | RW   | RW    | RW   | RW   |
| RESET | 0x0  | 0x0                        | 0x0   | 0x0  | 0x0  | 0x0   | 0x0  | 0x0  |
|       |      |                            |       |      |      |       |      |      |
| BIT   | 7    | 6                          | 5     | 4    | 3    | 2     | 1    | 0    |
| NAME  | PLSE | LPTOE                      | HSTOE |      | ARRE | BTARE | POE  | RDRE |
| TYPE  | RW   | RW                         | RW    |      | RW   | RW    | RW   | RW   |
| RESET | 0x1  | 0x0                        | 0x0   |      | 0x0  | 0x0   | 0x0  | 0x0  |

| Name           | Description                                                                             | Setting                      |
|----------------|-----------------------------------------------------------------------------------------|------------------------------|
| LSEE<br>Bit 15 | SPI Short Buffer Empty Enable Enables the mapping of LSE interrupt to the INT# pin.     | 0: Not enabled<br>1: Enabled |
| LSAE<br>Bit 14 | SPI Short Buffer Available Enable Enables the mapping of LSA interrupt to the INT# pin. | 0: Not enabled<br>1: Enabled |
| LLEE<br>Bit 13 | SPI Long Buffer Empty Enable Enables the mapping of LLE interrupt to the INT# pin.      | 0: Not enabled<br>1: Enabled |
| LLAE<br>Bit 12 | SPI Long Buffer Available Enable Enables the mapping of LLA interrupt to the INT# pin.  | 0: Not enabled<br>1: Enabled |
| MSEE<br>Bit 11 | MCU Short Buffer Empty Enable Enables the mapping of MSE interrupt to the INT# pin.     | 0: Not enabled<br>1: Enabled |
| MSAE<br>Bit 10 | MCU Short Buffer Available Enable Enables the mapping of MSA interrupt to the INT# pin. | 0: Not enabled<br>1: Enabled |
| MLEE<br>Bit 9  | MCU Long Buffer Empty Enable Enables the mapping of MLE interrupt to the INT# pin.      | 0: Not enabled<br>1: Enabled |
| MLAE<br>Bit 8  | MCU Long Buffer Available Enable Enables the mapping of MLA interrupt to the INT# pin.  | 0: Not enabled<br>1: Enabled |
| PLSE<br>Bit 7  | PLL Lock Status Enable Enables the mapping of the PLS interrupt to the INT# pin.        | 0: Not enabled<br>1: Enabled |
| LPTOE<br>Bit 6 | LP RX Time Out Enable Enables the mapping of the LPTO interrupt to the INT# pin.        | 0: Not enabled<br>1: Enabled |
| HSTOE<br>Bit 5 | HS TX Time Out Enable Enables the mapping of the HSTO interrupt to the INT# pin.        | 0: Not enabled<br>1: Enabled |
| Bit 4          | Not Used                                                                                |                              |

 Solomon Systech
 Mar 2010
 P 28/71
 Rev 0.70
 SSD2805C

| Name           | Description                                                                      | Setting                      |
|----------------|----------------------------------------------------------------------------------|------------------------------|
| ARRE<br>Bit 3  | ACK Response Ready Enable Enables the mapping of ARR interrupt to the INT# pin.  | 0: Not enabled<br>1: Enabled |
| BTARE<br>Bit 2 | BTA Response Enable Enables the mapping of the BTAR interrupt to the INT# pin.   | 0: Not enabled<br>1: Enabled |
| POE<br>Bit 1   | Packet Operation Enable Enables the mapping of the PO interrupt to the INT# pin. | 0: Not enabled<br>1: Enabled |
| RDRE<br>Bit 0  | Read Data Ready Enable Enables the mapping of the RDR interrupt to the INT# pin. | 0: Not enabled<br>1: Enabled |

Refer to Section 1.22 for detail description of the interrupt sources.



**SSD2805C** | Rev 0.760 | P 29/71 | Mar 2010 | **Solomon Systech** 

# 1.22 Interrupt Status Register

Offset Address

| ISR   | Interrupt Status Register |      |      |      |      |      | 0xC6 |      |
|-------|---------------------------|------|------|------|------|------|------|------|
| BIT   | 15                        | 14   | 13   | 12   | 11   | 10   | 9    | 8    |
| NAME  | LSE                       | LSA  | LLE  | LLA  | MSE  | MSA  | MLE  | MLA  |
| TYPE  | RO                        | RO   | RO   | RO   | RO   | RO   | RO   | RO   |
| RESET | 0x1                       | 0x1  | 0x1  | 0x1  | 0x1  | 0x1  | 0x1  | 0x1  |
|       |                           |      |      |      |      |      |      |      |
| BIT   | 7                         | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| NAME  | PLS                       | LPTO | HSTO | ATR  | ARR  | BTAR | PO   | RDR  |
| TYPE  | RO                        | RW1C | RW1C | RW1C | RW1C | RW1C | RO   | ROAC |
| RESET | 0                         | 0    | 0    | 0    | 0    | 0x1  | 0x1  | 0    |

| Name          | Description                                                                                                                                                                                                            | Setting                                                                                 |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| LSE<br>Bit 15 | SPI Short Buffer Empty Reflects the status of the internal short buffer of the SPI interface.                                                                                                                          | The short buffer is not empty.     The short buffer is empty.                           |
| LSA<br>Bit 14 | SPI Short Buffer Available Reflects the status of the internal short buffer of the SPI interface.                                                                                                                      | O: The short buffer is full.     The short buffer is not full.                          |
| LLE<br>Bit 13 | SPI Long Buffer Empty Reflects the status of the internal long buffer of the SPI interface.                                                                                                                            | <ul><li>0: The long buffer is not empty.</li><li>1: The long buffer is empty.</li></ul> |
| LLA<br>Bit 12 | SPI Long Buffer Available Reflects the status of the internal long buffer of the SPI interface.                                                                                                                        | <ul><li>0: The long buffer is full.</li><li>1: The long buffer is not full.</li></ul>   |
| MSE<br>Bit 11 | MCU Short Buffer Empty Reflects the status of the internal short buffer of the MCU interface.                                                                                                                          | The short buffer is not empty.     The short buffer is empty.                           |
| MSA<br>Bit 10 | MCU Short Buffer Available Reflects the status of the internal short buffer of the MCU interface.                                                                                                                      | The short buffer is full.     The short buffer is not full.                             |
| MLE<br>Bit 9  | MCU Long Buffer Empty Reflects the status of the internal long buffer of the MCU interface.                                                                                                                            | <ul><li>0: The long buffer is not empty.</li><li>1: The long buffer is empty.</li></ul> |
| MLA<br>Bit 8  | MCU Long Buffer Available Reflects the status of the internal long buffer of the MCU interface.                                                                                                                        | O: The long buffer is full.     The long buffer is not full.                            |
| PLS<br>Bit 7  | PLL Lock Status Reflects the status of the PLL. Before the PLL is locked, the whole system is running at the reference clock input to the PLL, the host processor must access the SSD2805C registers using slow speed. | 0: PLL has not been locked 1: PLL has been locked                                       |
| LPTO<br>Bit 6 | LP RX Time Out Reflects the status of the LP RX timer.  Note: This field shall be cleared by writing a "1" to the field.                                                                                               | The LP RX timer has expired.     The LP RX timer has not expired.                       |

 Solomon Systech
 Mar 2010
 P 30/71
 Rev 0.70
 SSD2805C

| Name          | Description                                                                                                                                                                                                                                  | Setting                                                                                                       |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| HSTO<br>Bit 5 | HS TX Time Out Reflects the status of the HS TX timer.  Note: This field shall be cleared by writing a "1" to the field.                                                                                                                     | O: The HS TX timer has expired.  1: The HS TX timer has not expired.  expired.                                |
| ATR<br>Bit 4  | ACK Trigger Response Reflects whether an ACK trigger message has been received or not.  Note: This field shall be cleared by writing a "1" to the field.                                                                                     | O: ACK trigger message has not been received.     1: ACK trigger message has been received.                   |
| ARR<br>Bit 3  | ACK Response Ready Reflects whether an ACK response has been received or not.  Note: ACK response can be an ACK trigger message or ACK with Error Report Packet. This field shall be cleared by writing a "1" to the field.                  | Response has not been received.     Response has been received.                                               |
| BTAR<br>Bit 2 | BTA Response Reflects the data lane status after SSD2805C has made a BTA.  Note: This field shall be cleared by writing a "1" to the field.                                                                                                  | O: The MIPI slave has not passed the lane authority back.  The MIPI slave has passed the lane authority back. |
| PO<br>Bit 1   | Packet Operation Reflects whether the SSD2805C is ready to take in more data from the host processor.                                                                                                                                        | 0: Not ready<br>1: Ready                                                                                      |
| RDR<br>Bit 0  | Read Data Ready Reflects whether the data from the MIPI slave is ready for read by the host processor. This field is valid only during the read operation. This field will be automatically cleared when all the received data are read out. | 0: Not ready<br>1: Ready                                                                                      |

 SSD2805C
 Rev 0.760
 P 31/71
 Mar 2010
 Solomon Systech

### 1.23 Error Status Register

Offset Address

| ESR   | Error Status Register |      |      |      |      |      |       | 0xC7  |
|-------|-----------------------|------|------|------|------|------|-------|-------|
| BIT   | 15                    | 14   | 13   | 12   | 11   | 10   | 9     | 8     |
| NAME  |                       |      |      |      |      | CRCE | ECCE2 | ECCE1 |
| TYPE  |                       |      |      |      |      | RW1C | RW1C  | RW1C  |
| RESET |                       |      |      |      |      | 0    | 0     | 0     |
|       |                       |      |      |      |      |      |       |       |
| BIT   | 7                     | 6    | 5    | 4    | 3    | 2    | 1     | 0     |
| NAME  | LSO                   | LLO  | MSO  | MLO  | VIE  | CONT |       | VMM   |
| TYPE  | RW1C                  | RW1C | RW1C | RW1C | RW1C | RO   |       | RW1C  |
| RESET | 0                     | 0    | 0    | 0    | 0    | 0    |       | 0     |

| Name           | Description                                                                                                                                                                                                                                      | Setting                                                        |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| Bit 15-11      | Not Used                                                                                                                                                                                                                                         |                                                                |
| CRCE<br>Bit 10 | CRC Error Reflects the status of CRC checking for the packets received from the MIPI slave. The status is valid only when the ECD (register 0xB7 bit 8) is set to 0.  Note: This field shall be cleared by writing a "1" to the field.           | 0: No CRC error 1: At least 1 CRC error                        |
| ECCE2<br>Bit 9 | ECC Multi-Bit Error Reflects the status of ECC checking for the packets received from the MIPI slave. The status is valid only when the ECD (register 0xB7 bit 8) is set to 0.  Note: This field shall be cleared by writing a "1" to the field. | 0: No ECC Multi-Bit Error<br>1: At least 1 ECC Multi-Bit Error |
| ECCE1<br>Bit 8 | ECC Single-Bit Error Reflects the status of ECC checking for the packets received from the MIPI slave. The status is valid only when the ECD (register 0xB bit 8) is set to 0.  Note: This field shall be cleared by writing a "1" to the        | 0: No ECC Single-Bit Error 1: At least 1 ECC Single-Bit Error  |
| LSO<br>Bit 7   | field.  SPI Short Buffer Overflow Reflects the status of internal short buffer of the SPI interface.  Note: This field shall be cleared by writing a "1" to the field.                                                                           | 0: No overflow 1: Overflow detected                            |
| LLO<br>Bit 6   | SPI Long Buffer Overflow Reflects the status of internal long buffer of the SPI interface.  Note: This field shall be cleared by writing a "1" to the                                                                                            | No overflow     Overflow detected                              |

 Solomon Systech
 Mar 2010
 P 32/71
 Rev 0.70
 SSD2805C

| Name          | Description                                                                                                                                                                                                                            | Setting                                   |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|
|               | field.                                                                                                                                                                                                                                 |                                           |
| MSO<br>Bit 5  | MCU Short Buffer Overflow Reflects the status of internal short buffer of the MCU interface.                                                                                                                                           | No overflow     Overflow detected         |
|               | Note:<br>This field shall be cleared by writing a "1" to the<br>field.                                                                                                                                                                 |                                           |
| MLO<br>Bit 4  | MCU Long Buffer Overflow Reflects the status of internal long buffer of the MCU interface.                                                                                                                                             | 0: No overflow<br>1: Overflow detected    |
|               | Note:<br>This field shall be cleared by writing a "1" to the<br>field.                                                                                                                                                                 |                                           |
| VIE<br>Bit 3  | RGB Interface Error Reflects whether there is any mismatch between the RGB interface configuration register setting and the actual RGB interface waveform.                                                                             | No mismatch     Mismatch has occurred     |
|               | Note:<br>This field shall be cleared by writing a "1" to the field.                                                                                                                                                                    |                                           |
| CONT<br>Bit 2 | Contention Reflects the status of the data lane contention detector.                                                                                                                                                                   | No contention     Contention has occurred |
| Bit 1         | Not Used                                                                                                                                                                                                                               |                                           |
| VMM<br>Bit 0  | VC Mismatch Reflects whether there is a mismatch between the Virtual Channel ID transmitted by the SSD2805C and the Virtual Channel ID received from the MIPI slave.  Note: This field shall be cleared by writing a "1" to the field. | No mismatch     Hismatch has occurred     |

 SSD2805C
 Rev 0.760
 P 33/71
 Mar 2010
 Solomon Systech

### 1.24 Reserved Register 0xC8

Offset Address

#### **Reserved Register**

0xC8

| BIT         | 15 | 14 | 13 | 12 | 11 | 10            | 9 | 8 |
|-------------|----|----|----|----|----|---------------|---|---|
| NAME        |    |    |    |    |    |               |   |   |
| TYPE        |    |    |    |    |    |               |   |   |
| RESET       |    |    |    |    |    |               |   |   |
|             |    |    |    |    |    |               |   |   |
|             |    |    |    |    |    |               |   |   |
| BIT         | 7  | 6  | 5  | 4  | 3  | 2             | 1 | 0 |
| BIT<br>NAME | 7  | 6  | 5  | 4  | 3  | 2<br>Reserved | 1 | 0 |
|             | 7  | 6  | 5  | 4  | 3  |               | 1 | 0 |

| Name     |          | Description | Setting                                                            |
|----------|----------|-------------|--------------------------------------------------------------------|
| Bit 15-5 | Not Used |             |                                                                    |
| Bit 4-0  | Reserved |             | Default value 00000. User should not alter the value of this field |

# 1.25 Delay Adjustment Register 1

Offset Address

| DAR1  | Delay Adjustment Register 1 0xC9 |    |    |    |    |    |   | 0xC9 |
|-------|----------------------------------|----|----|----|----|----|---|------|
| BIT   | 15                               | 14 | 13 | 12 | 11 | 10 | 9 | 8    |
| NAME  | HZD                              |    |    |    |    |    |   |      |
| TYPE  | RW                               |    |    |    |    |    |   |      |
| RESET | 0xB                              |    |    |    |    |    |   |      |
|       |                                  |    |    |    |    |    |   |      |
| BIT   | 7                                | 6  | 5  | 4  | 3  | 2  | 1 | 0    |
| NAME  | HPD                              |    |    |    |    |    |   |      |
| TYPE  | RW                               |    |    |    |    |    |   |      |
| RESET | 0x2                              |    |    |    |    |    |   |      |

| Name                   | Description                                                                                                                                    | Setting |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| <b>HZD</b><br>Bit 15-8 | HS Zero Delay Specifies the number of nibble clocks (i.e. 1/4 of PLL clock frequency) for T <sub>HS-ZERO</sub> (HS zero delay period ).        |         |
| HPD<br>Bit 7-0         | HS Prepare Delay Specifies the number of nibble clocks (i.e. 1/4 of PLL clock frequency) for T <sub>HS-PREPARE</sub> (HS prepare delay period) |         |

 Solomon Systech
 Mar 2010
 P 34/71
 Rev 0.70
 SSD2805C

## 1.26 Delay Adjustment Register 2

Offset Address

| DAR2  |    | Delay Adjustment Register 2 0xCA |   |   |    |   |   |   |  |  |
|-------|----|----------------------------------|---|---|----|---|---|---|--|--|
| BIT   | 15 | 15 14 13 12 11 10 9 8            |   |   |    |   |   |   |  |  |
| NAME  |    | CZD                              |   |   |    |   |   |   |  |  |
| TYPE  |    | RW                               |   |   |    |   |   |   |  |  |
| RESET |    | 0x20                             |   |   |    |   |   |   |  |  |
|       |    |                                  |   |   |    |   |   |   |  |  |
| BIT   | 7  | 6                                | 5 | 4 | 3  | 2 | 1 | 0 |  |  |
| NAME  |    |                                  |   | C | PD |   |   |   |  |  |
| TYPE  |    | RW                               |   |   |    |   |   |   |  |  |
| RESET |    |                                  |   | 0 | x3 |   |   |   |  |  |

| Name                | Description                                                                                                                                       | Setting |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| <b>CZD</b> Bit 15-8 | CLK Zero Delay Specifies the number of nibble clocks (i.e. 1/4 of PLL clock frequency) for T <sub>CLK-ZERO</sub> (CLK zero delay period)          |         |
| CPD<br>Bit 7-0      | CLK Prepare Delay Specifies the number of nibble clocks (i.e. 1/4 of PLL clock frequency) for T <sub>CLK-PREPARE</sub> (CLK prepare delay period) |         |

## 1.27 Delay Adjustment Register 3

Offset Address

| DAR3  |    | Delay Adjustment Register 3 0xCB |   |    |     |   |   |   |  |
|-------|----|----------------------------------|---|----|-----|---|---|---|--|
| BIT   | 15 | 15 14 13 12 11 10 9 8            |   |    |     |   |   |   |  |
| NAME  |    |                                  |   | CI | PED |   |   |   |  |
| TYPE  |    |                                  |   | R  | .W  |   |   |   |  |
| RESET |    | 0x4                              |   |    |     |   |   |   |  |
|       |    |                                  |   |    |     |   |   |   |  |
| BIT   | 7  | 6                                | 5 | 4  | 3   | 2 | 1 | 0 |  |
| NAME  |    |                                  |   | CF | PTD |   |   |   |  |
| TYPE  |    | RW                               |   |    |     |   |   |   |  |
| RESET |    |                                  |   | 02 | x10 |   |   |   |  |

| Name             | Description                                                                                                                                | Setting |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------|
| CPED<br>Bit 15-8 | CLK Pre Delay Specifies the number of nibble clocks (i.e. 1/4 of PLL clock frequency) for T <sub>CLK-PER</sub> . (CLK pre delay period)    |         |
| CPTD<br>Bit 7-0  | CLK Post Delay Specifies the number of nibble clocks (i.e. 1/4 of PLL clock frequency) for T <sub>CLK-POST</sub> (CLK post delay period ). |         |

**SSD2805C** Rev 0.760 P 35/71 Mar 2010 **Solomon Systech** 

## 1.28 Delay Adjustment Register 4

Offset Address

| DAR4  |    | Delay Adjustment Register 4 0xCC |   |   |    |   |   |   |  |
|-------|----|----------------------------------|---|---|----|---|---|---|--|
| BIT   | 15 | 15 14 13 12 11 10 9 8            |   |   |    |   |   |   |  |
| NAME  |    | CTD                              |   |   |    |   |   |   |  |
| TYPE  |    |                                  |   | R | W  |   |   |   |  |
| RESET |    | 0x10                             |   |   |    |   |   |   |  |
|       |    |                                  |   |   |    |   |   |   |  |
| BIT   | 7  | 6                                | 5 | 4 | 3  | 2 | 1 | 0 |  |
| NAME  |    |                                  |   | Н | TD |   |   |   |  |
| TYPE  |    | RW                               |   |   |    |   |   |   |  |
| RESET |    |                                  |   | 0 | x3 |   |   |   |  |

| Name                | Description                                                                                                                                            | Setting |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| <b>CTD</b> Bit 15-8 | CLK Trail Delay Specifies the number of nibble clocks (i.e. 1/4 of PLL clock frequency) for T <sub>CLK-TRAIL</sub> (CLK trail delay period).           |         |
| HTD<br>Bit 7-0      | HS Trail Delay – These bits specifies the number of nibble clocks (i.e. 1/4 of PLL clock frequency) for T <sub>HS-TRAIL</sub> (HS trail delay period). |         |

## 1.29 Delay Adjustment Register 5

Offset Address

| DAR5  |           | Delay Adjustment Register 5 0xCD |   |   |    |   |   |   |  |  |
|-------|-----------|----------------------------------|---|---|----|---|---|---|--|--|
| BIT   | 15        | 15 14 13 12 11 10 9              |   |   |    |   |   |   |  |  |
| NAME  | WUD[15:8] |                                  |   |   |    |   |   |   |  |  |
| TYPE  |           | RW                               |   |   |    |   |   |   |  |  |
| RESET |           | 0x10                             |   |   |    |   |   |   |  |  |
|       |           |                                  |   |   |    |   |   |   |  |  |
| BIT   | 7         | 6                                | 5 | 4 | 3  | 2 | 1 | 0 |  |  |
| NAME  |           | WUD[7:0]                         |   |   |    |   |   |   |  |  |
| TYPE  |           | RW                               |   |   |    |   |   |   |  |  |
| RESET |           |                                  |   | 0 | x0 |   |   |   |  |  |

| Name            | Description                                                                                                                                                                                          | Setting |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| WUD<br>Bit 15-0 | Wake Up Delay The Wake Up Delay is the time to wake up the MIPI slave from Ultra Low Power State This field specifies the wake up delay period T <sub>WAKEUP</sub> in terms of number of PLL cycles. |         |

 Solomon Systech
 Mar 2010
 P 36/71
 Rev 0.70
 SSD2805C

## 1.30 Delay Adjustment Register 6

Offset Address

| DAR6  |    | Delay Adjustment Register 6 0xCE |    |    |           |    |     |   |  |  |
|-------|----|----------------------------------|----|----|-----------|----|-----|---|--|--|
| BIT   | 15 | 14                               | 13 | 12 | 11 10 9 8 |    |     |   |  |  |
| NAME  |    |                                  |    |    |           | Т  | GO  |   |  |  |
| TYPE  |    |                                  |    |    |           | F  | RW  |   |  |  |
| RESET |    |                                  |    |    | 0x4       |    |     |   |  |  |
|       |    |                                  |    |    |           |    |     |   |  |  |
| BIT   | 7  | 6                                | 5  | 4  | 3         | 2  | 1   | 0 |  |  |
| NAME  |    |                                  |    |    |           | TO | GET |   |  |  |
| TYPE  |    |                                  |    |    | RW        |    |     |   |  |  |
| RESET |    |                                  |    |    | 0x5       |    |     |   |  |  |

| Name            | Description                                                                           | Setting |
|-----------------|---------------------------------------------------------------------------------------|---------|
| Bit 15-12       | Not Used                                                                              |         |
| TGO<br>Bit 11-8 | TA Go Delay Specifies the number of $T_{LPX}$ for TA go delay period $T_{TA-GO}$ .    |         |
| Bit 7-4         | Not Used                                                                              |         |
| TGET<br>Bit 3-0 | TA Get Delay Specifies the number of $T_{LPX}$ for TA get delay period $T_{TA-GET}$ . |         |

Refer to Section 3.4 for the readback operation.

 SSD2805C
 Rev 0.760
 P 37/71
 Mar 2010
 Solomon Systech

## 1.31 HS TX Timer Register 1 & 2

Offset Address

| HTTR 1 |    | HS TX Timer Register 1 0xCF |   |     |       |   |   |   |  |  |  |
|--------|----|-----------------------------|---|-----|-------|---|---|---|--|--|--|
| BIT    | 15 | 15 14 13 12 11 10 9 8       |   |     |       |   |   |   |  |  |  |
| NAME   |    | HTT[15:8]                   |   |     |       |   |   |   |  |  |  |
| TYPE   |    | RW                          |   |     |       |   |   |   |  |  |  |
| RESET  |    | 0x00                        |   |     |       |   |   |   |  |  |  |
|        |    |                             |   |     |       |   |   |   |  |  |  |
| BIT    | 7  | 6                           | 5 | 4   | 3     | 2 | 1 | 0 |  |  |  |
| NAME   |    |                             |   | НТТ | [7:0] |   |   |   |  |  |  |
| TYPE   |    | RW                          |   |     |       |   |   |   |  |  |  |
| RESET  |    | 0x00                        |   |     |       |   |   |   |  |  |  |

| HTTR 2 |             | HS TX Timer Register 2 0xD0 |    |    |     |   |   |   |  |  |
|--------|-------------|-----------------------------|----|----|-----|---|---|---|--|--|
| BIT    | 15          | 15 14 13 12 11 10 9 8       |    |    |     |   |   |   |  |  |
| NAME   | HTT[31:24]  |                             |    |    |     |   |   |   |  |  |
| TYPE   |             |                             |    | F  | RW  |   |   |   |  |  |
| RESET  |             | 0x00                        |    |    |     |   |   |   |  |  |
|        |             |                             |    |    |     |   |   |   |  |  |
| BIT    | 7           | 6                           | -5 | 4  | 3   | 2 | 1 | 0 |  |  |
| NAME   | HTT [23:16] |                             |    |    |     |   |   |   |  |  |
| TYPE   |             | RW                          |    |    |     |   |   |   |  |  |
| RESET  |             |                             |    | 0: | x10 |   |   |   |  |  |

| Name            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Setting |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| HTT<br>Bit 31-0 | HS TX Timer Specifies the HS TX timer timeout value in number of PLL clock. The HS TX timer will be started when the SSD2805C enters HS transmit mode. If the timer expires before HS transmission completed, the SSD2805C will  set HSTO (register 0xC6 bit 5) to 0 to signal the time out switch to LP transmit mode to continue the transmission clear the HS field (register 0xB7 bit 0) to 0  Note: When the SSD2805C exits from HS transmit mode, the HS TX timer will be reset. Software intervention is required so that the SSD2805C can go back to proper HS transmission mode. |         |

 Solomon Systech
 Mar 2010
 P 38/71
 Rev 0.70
 SSD2805C

## 1.32 LP RX Timer Register 1 & 2

Offset Address

| LRTR 1 |    | LP RX Timer Register 1 0xD1 |   |   |   |   |   |   |  |  |  |
|--------|----|-----------------------------|---|---|---|---|---|---|--|--|--|
| BIT    | 15 | 15 14 13 12 11 10 9 8       |   |   |   |   |   |   |  |  |  |
| NAME   |    | LRT[15:8]                   |   |   |   |   |   |   |  |  |  |
| TYPE   |    | RW                          |   |   |   |   |   |   |  |  |  |
| RESET  |    | 0x00                        |   |   |   |   |   |   |  |  |  |
|        |    |                             |   |   |   |   |   |   |  |  |  |
| BIT    | 7  | 6                           | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
| NAME   |    | LRT[7:0]                    |   |   |   |   |   |   |  |  |  |
| TYPE   |    | RW                          |   |   |   |   |   |   |  |  |  |
| RESET  |    | 0x00                        |   |   |   |   |   |   |  |  |  |

Offset Address

| LRTR 2 | LP RX Timer Register 2 0xD2 |            |    |     |         |    |   |   |  |
|--------|-----------------------------|------------|----|-----|---------|----|---|---|--|
| BIT    | 15                          | 14         | 13 | 12  | 11      | 10 | 9 | 8 |  |
| NAME   |                             |            |    | LRT | [31:24] |    |   |   |  |
| TYPE   |                             | RW         |    |     |         |    |   |   |  |
| RESET  |                             | 0x00       |    |     |         |    |   |   |  |
|        |                             |            |    |     |         |    |   |   |  |
| BIT    | 7                           | 6          | 5  | 4   | 3       | 2  | 1 | 0 |  |
| NAME   |                             | LRT[23:16] |    |     |         |    |   |   |  |
| TYPE   |                             | RW         |    |     |         |    |   |   |  |
| RESET  |                             |            |    | 0   | x10     |    |   |   |  |

| Name            | Description                                                                                                                                                                                                                                                                                                                                                        | Setting |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| LRT<br>Bit 31-0 | LP RX Timer Specifies the LP RX timer timeout value in number of PLL clock. The LP RX timer will be started when the SSD2805C enters LP receive mode. If the timer expires before LP receive completed, the SSD2805C will  set LPTO (register 0xC6 bit 6) to 0 to signal the time out  switch to LP transmit mode  The DPHY will drive the data lane to LP11 state |         |
|                 | Note: When the SSD2805C exits from LP receive mode, the LP RX timer will be reset. Software intervention is required so that any possible error could be cleared.                                                                                                                                                                                                  |         |

**SSD2805C** Rev 0.760 P 39/71 Mar 2010 **Solomon Systech** 

## 1.33 TE Status Register

Offset Address

| TSR   |    | TE Status Register |    |    |    |    |   |      |  |
|-------|----|--------------------|----|----|----|----|---|------|--|
| BIT   | 15 | 14                 | 13 | 12 | 11 | 10 | 9 | 8    |  |
| NAME  |    |                    |    |    |    |    |   |      |  |
| TYPE  |    |                    |    |    |    |    |   |      |  |
| RESET |    |                    |    |    |    |    |   |      |  |
|       |    |                    |    |    |    |    |   |      |  |
| BIT   | 7  | 6                  | 5  | 4  | 3  | 2  | 1 | 0    |  |
| NAME  |    |                    |    |    |    |    |   | TER  |  |
| TYPE  |    |                    |    |    |    |    |   | RW1C |  |
| RESET |    |                    |    |    |    |    |   | 0    |  |

| Name         | Description                                                                                                                                                                                                                                                                                | Setting                                                                     |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Bit 15-1     | Not Used                                                                                                                                                                                                                                                                                   |                                                                             |
| TER<br>Bit 0 | TE Response Reflects whether a TE response has been received. When SSD2805C receives a TE response this field will be set to 1 the output TE signal will go high  Note: The host processor can clear this field by writing a "1" to the field. The TE signal will go low at the same time. | O: TE response has not been received.     1: TE response has been received. |

 Solomon Systech
 Mar 2010
 P 40/71
 Rev 0.70
 SSD2805C

## 1.34 SPI Read Register

Offset Address

| LRR   | SPI Read Register 0xD4 |     |    |    |     |    |   |   |  |  |
|-------|------------------------|-----|----|----|-----|----|---|---|--|--|
| BIT   | 15                     | 14  | 13 | 12 | 11  | 10 | 9 | 8 |  |  |
| NAME  |                        |     |    |    |     |    |   |   |  |  |
| TYPE  |                        |     |    |    |     |    |   |   |  |  |
| RESET |                        |     |    |    |     |    |   |   |  |  |
|       |                        |     |    |    |     |    |   |   |  |  |
| BIT   | 7                      | 6   | 5  | 4  | 3   | 2  | 1 | 0 |  |  |
| NAME  |                        | RRA |    |    |     |    |   |   |  |  |
| TYPE  |                        | RW  |    |    |     |    |   |   |  |  |
| RESET |                        |     |    | 02 | кFA |    |   |   |  |  |

| Name           | Description                                                                                                                                              | Setting |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Bit 15-8       | Not Used                                                                                                                                                 |         |
| RRA<br>Bit 7-0 | Register Read Address Specifies the address of the register to be read through the SPI interface when the interface is SPI 8 bit 3 wire or 8 bit 4 wire. |         |

## 1.35 Analog Control Register

Offset Address

| ACR   |    | Reserved Register 0xD5 |                  |    |     |   |   |   |  |
|-------|----|------------------------|------------------|----|-----|---|---|---|--|
| BIT   | 15 | 14                     | 14 13 12 11 10 9 |    |     |   |   |   |  |
| NAME  |    | Reserved               |                  |    |     |   |   |   |  |
| TYPE  |    | RW                     |                  |    |     |   |   |   |  |
| RESET |    | 0x0                    |                  |    |     |   |   |   |  |
|       |    |                        |                  |    |     |   |   |   |  |
| BIT   | 7  | 6                      | 5                | 4  | 3   | 2 | 1 | 0 |  |
| NAME  |    | Reserved               |                  |    |     |   |   |   |  |
| TYPE  |    | RW                     |                  |    |     |   |   |   |  |
| RESET |    |                        |                  | 0x | :42 |   |   |   |  |

| Name     | Description | Setting                                                               |
|----------|-------------|-----------------------------------------------------------------------|
| Bit 15   | Not Used    |                                                                       |
| Bit 14-8 | Reserved    | Default value 00000000. User should not alter the value of this field |
| Bit 7-0  | Reserved    | Default value 01000010. User should not alter the value of this field |

 SSD2805C
 Rev 0.760
 P 41/71
 Mar 2010
 Solomon Systech

## 1.36 Test Register

Offset Address

| TR    | Test Register |    |    |    |    |    |   |     |  |
|-------|---------------|----|----|----|----|----|---|-----|--|
| BIT   | 15            | 14 | 13 | 12 | 11 | 10 | 9 | 8   |  |
| NAME  |               |    |    |    |    |    |   | OE  |  |
| TYPE  |               |    |    |    |    |    |   | RW  |  |
| RESET |               |    |    |    |    |    |   | 0x0 |  |
|       |               |    |    |    |    |    |   |     |  |
| BIT   | 7             | 6  | 5  | 4  | 3  | 2  | 1 | 0   |  |
| NAME  | PNB END       |    |    |    |    |    |   |     |  |
| TYPE  | RW            |    |    |    |    |    |   |     |  |
| RESET |               |    | 0  | x1 |    |    | 0 | 1   |  |

| Name           | Description                                                                                                        | Setting                                                                                                                    |
|----------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| Bit 15-9       | Not Used                                                                                                           |                                                                                                                            |
| OE<br>Bit 8    | Output Enable – This bit controls whether the SSD2805 will output Sys_clk and Test_GPIO[2:0].                      | 0 – Output is disabled<br>1 – Output is enabled                                                                            |
| PNB<br>Bit 7-2 | Packet Number in Blanking Period Controls the number of packet to send during video mode blanking period.          |                                                                                                                            |
| END<br>Bit 1   | Endianess Specifies the endianess of the data transmitted over the MIPI lane. Refer to Section 5 for more details. | <ul><li>0: Least significant byte sent first</li><li>1: Most significant byte sent first</li></ul>                         |
| CO<br>Bit 0    | Color Order Specifies the order of the color component in the pixel. Refer to Section 5 for more details.          | <ul><li>0: RGB. R is in the higher portion of the pixel.</li><li>1 BGR. B is in the higher portion of the pixel.</li></ul> |

 Solomon Systech
 Mar 2010
 P 42/71
 Rev 0.70
 SSD2805C

# 1.37 Read Register

Offset Address

| RR    |    |     | Re | ad Register |       |    |   | 0xD7 |  |  |  |  |  |  |  |
|-------|----|-----|----|-------------|-------|----|---|------|--|--|--|--|--|--|--|
| BIT   | 15 | 14  | 13 | 12          | 11    | 10 | 9 | 8    |  |  |  |  |  |  |  |
| NAME  |    |     |    | RD[         | 15:8] |    |   |      |  |  |  |  |  |  |  |
| TYPE  |    | RO  |    |             |       |    |   |      |  |  |  |  |  |  |  |
| RESET |    | 0x0 |    |             |       |    |   |      |  |  |  |  |  |  |  |
|       |    |     |    |             |       |    |   |      |  |  |  |  |  |  |  |
| BIT   | 7  | 6   | 5  | 4           | 3     | 2  | 1 | 0    |  |  |  |  |  |  |  |
| NAME  |    |     |    | RD          | 7:0]  |    |   |      |  |  |  |  |  |  |  |
| TYPE  |    |     |    | R           | О     |    |   |      |  |  |  |  |  |  |  |
| RESET |    |     |    | 02          | κ0    |    |   |      |  |  |  |  |  |  |  |

| Name                  | Description                                                                                                                                                                                                                                                                                                                    | Setting |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| <b>RD</b><br>Bit 15-0 | Read Data The host processor uses this register as a FIFO to read the data returned by the MIPI slave.  Note: When the interface is 16 bit, the width of this field is 16 bit. When the interface is 8 bit, the width of this field is 8 bit.  The read of this register is only valid when the RDR (register 0xC6 bit 0) is 1 |         |

# 1.38 DCS Command Set Register

Offset Address

| ACR   |    |    | Rese | rved Regist | er       |    |   | 0xFA |  |  |  |  |  |  |  |  |
|-------|----|----|------|-------------|----------|----|---|------|--|--|--|--|--|--|--|--|
| BIT   | 15 | 14 | 13   | 12          | 11       | 10 | 9 | 8    |  |  |  |  |  |  |  |  |
| NAME  |    |    |      |             | Reserved |    |   |      |  |  |  |  |  |  |  |  |
| TYPE  |    |    | RW   |             |          |    |   |      |  |  |  |  |  |  |  |  |
| RESET |    |    | 0x0  |             |          |    |   |      |  |  |  |  |  |  |  |  |
|       |    |    |      |             |          |    |   |      |  |  |  |  |  |  |  |  |
| BIT   | 7  | 6  | 5    | 4           | 3        | 2  | 1 | 0    |  |  |  |  |  |  |  |  |
| NAME  |    |    |      | Rese        | erved    |    |   |      |  |  |  |  |  |  |  |  |
| TYPE  |    |    |      | R           | .W       |    |   |      |  |  |  |  |  |  |  |  |
| RESET |    |    |      | 0           | x0       |    |   |      |  |  |  |  |  |  |  |  |

| Name | Description                                                    | Setting |
|------|----------------------------------------------------------------|---------|
|      | DCS command set for reading register value (SPI interface only |         |

 SSD2805C
 Rev 0.760
 P 43/71
 Mar 2010
 Solomon Systech

## 2 Interface Configuration

The SSD2805C supports two interface configurations:

- MCU interface
- RGB + SPI interface.

Multiple displays can be supported in both configurations.

### 2.1 RGB + SPI Interface

To select this configuration, the user shall:

- set the IF\_SEL pin to low
- select the desired SPI interface by setting PS[1:0]

The host processor can use this configuration to drive

- a dumb display panel
- a smart display panel
- a dumb display panel + a smart display panel

Under this configuration, the RGB interface and SPI interface are operating independently. The RGB interface is used to provide display data. The SPI interface is used to:

- program the local registers of SSD2805C
- program the registers of the dumb display panel if connected
- configure the smart display panel and send data to the smart display panel



Figure 2-1: SSD2805C with RGB and SPI Interface

Solomon Systech Mar 2010 | P 44/71 | Rev 0.70 | SSD2805C

The Data for different destinations are separated by the VC (Virtual Channel) field of the packets. The user can program the register VCR VC Control Register (0xB8) to set the VC fields. When this configuration is used, the primary usage of the serial link is for sending display video data to the dumb panel. If there is a need to send non-video data through SPI interface concurrently, the SSD2805C can put them into Generic Write or DCS Write Packet and interleave them with the video packets.

If the non-burst video mode is selected, the non-video data packet will only be sent during vertical blanking period. If burst video mode is selected, the non-video data packet can be sent during both horizontal and vertical blanking period (e.g. BLLP period).

During both horizontal and vertical blanking period, the serial link can either remain in HS mode (sending blanking packet) or enter LP mode. The non-video data can also be sent in HS or LP mode. Options have been provided for whether to use HS or LP mode for the blanking period and whether to send the non-video data in HS or LP mode. The **NVD** (register 0xB6 bit 6) and **BLLP** (register 0xB6 bit 5) bits in register **VICR6** (0xB6) are provided for this purpose. Please refer to the table below for details.

NVD **BLLP** Non-burst mode **Burst mode** 0 0 If there is no non-video data to send, If there is no non-video data to send, the serial link will send blanking the serial link will enter LP mode during BLLP period. packet in HS mode during BLLP period. If there is non-video data to send. If there is non-video data to send. non-video data will be sent in HS the non-video data will be sent in HS mode. Afterwards, the serial link will mode. Afterwards, the serial link will enter LP mode for the remaining period of BLLP period. send blanking packet in HS mode for the remaining period of BLLP period. 0 1 If there is no non-video data to send, the serial link will enter LP mode during BLLP period. If there is non-video data to send, non-video data will be sent in HS mode. Afterwards, the serial link will enter LP mode for the remaining period of BLLP period. The serial link will enter LP mode for BLLP mode. If there is non-video data 1 X to send, the data will be sent in LP mode at the beginning of BLLP period.

Table 2-1: Operation during Video Mode BLLP Period

### 2.2 MCU Interface

The host processor can use this configuration to drive multiple smart display panels. The MCU interface control signals are multiplexed with the RGB interface control signals to reduce the pin count, as the two interfaces do not operate at the same time. Two multiplexing schemes are provided. For the details please refer to Multiplexing Scheme for RGB and MCU interface of data sheet. The user needs to set the IF\_SEL pin to high, set IF\_MUX pin to select the desired interface multiplexing scheme and set PS[3:2] to select the desired MCU interface. When the MCU interface is not used, the CSX pin needs to be kept high.

**Table 2-2: MCU Interface Control Pin Mapping** 

| Pin Name | Description                      |
|----------|----------------------------------|
| PS[3:2]  | Interface selection signal       |
|          | PS[3:2] is for the MCU interface |

SSD2805C | Rev 0.760 | P 45/71 | Mar 2010 | Solomon Systech

|        | When IF_SEL is 1 - 00: 8 bit 8080 MCU interface - 01: 16 bit 80800 MCU interface - 10: 8 bit 6800 MCU interface - 11: 16 bit 6800 MCU interface |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| IF_MUX | Interface multiplex selection signal - 0: Multiplex scheme 1 - 1: Multiplex scheme 2                                                            |

The MCU interface is used to program the local registers of SSD2805C, configure and send display data to the smart panels in command mode. SSD2805C can drive multiple smart panels. Below are some illustrations for the use case.

The data for different destinations are separated by the VC field of the packets. The user can program the VCR register (0xD8) to set the VC fields. The multiple smart displays can be updated in a time multiplexing manner.



Figure 2-2: SSD2805C with MCU Interface

Solomon Systech Mar 2010 | P 46/71 | Rev 0.70 | SSD2805C

## 3 Operating Modes

#### 3.1 Video Mode

To enable the video mode transmission, the user must set IF\_SEL to 0 to select the interface as a combination of RGB and SPI interface. The video data come from the RGB interface and the configuration is done through the SPI interface. To support different bpp settings, the following data pins are used. For all cases, R should be at the upper bits and B should be at the lower bits.

- DATA[15:0] for 16 bpp.
- DATA[17:0] for 18 bpp, packed.
- DATA[17:0] for 18 bpp, loosely packed.
- DATA[24:0] for 24 bpp.

The user, first, needs to program the registers **VICR1** to **VICR6** (0xB1 to 0xB6) with correct values. The user also needs to program the **END** (register 0xD6 bit1) and **CO** (register 0xD6 bit 0) bits to 0 and 1 respectively. After programming those register fields, the user can turn on the RGB interface and enable the **VEN** (register 0xB7bit 3) to start transmission. All three video mode sequence defined in the MIPI DSI specification are supported.

In Non-Burst Mode, the **CSS** (register 0xB7 bit 5) can be set to 0 or 1. When it is set to 1 to select the PCLK as PLL reference clock and the PLL multiplication factor should be equal to the bpp value. When it is set to 0 to select the TX\_CLK as PLL reference clock, the PLL multiplication factor should be set such that the serial link data rte is faster than the incoming data rate. Please refer to the table below for the PLL settings. Registers **VICR1** to **VICR6** (0xB1 to 0xB6) needs to be programmed. **(VICR1** is not used for non-burst mode with Sync Events).



Figure 3-1: Illustration of RGB Interface Parameters for Non-burst Mode with Sync Pulses

Table 3-1: PLL Setting for Non-burst Mode (PLL reference using PCLK)

| BPP (bit per pixel) | PLL Multiplic | cation Factor | PLL Output Clock | Frequency   |
|---------------------|---------------|---------------|------------------|-------------|
|                     | 1 data lane   | 2 data lane   | 1 data lane      | 2 data lane |
| 16                  | 16            | 8             | 16 x PCLK        | 8 x PCLK    |
| 18, packed          | 18            | 9             | 18 x PCLK        | 9 x PCLK    |
| 18, loosely packed  | 24            | 12            | 24 x PCLK        | 12 x PCLK   |
| 24                  | 24            | 12            | 24 x PCLK        | 12 x PCLK   |
| 1 mm                |               |               |                  |             |

<sup>\*</sup>The PLL multiplication should be half in 2 data lanes mode.

SSD2805C | Rev 0.760 | P 47/71 | Mar 2010 | Solomon Systech

Table 3-2: PLL Setting for Non-burst Mode (PLL reference using TX\_CLK)

| BPP (bit per pixel) | PLL Multiplic | cation Factor | PLL Output Clock    | Frequency           |
|---------------------|---------------|---------------|---------------------|---------------------|
|                     | 1 data lane   | 2 data lane   | 1 data lane         | 2 data lane         |
| 16                  | NA            | NA            | $>= 16 \times PCLK$ | $>= 8 \times PCLK$  |
| 18, packed          | NA            | NA            | $>= 18 \times PCLK$ | $>= 9 \times PCLK$  |
| 18, loosely packed  | NA            | NA            | $>= 24 \times PCLK$ | $>= 12 \times PCLK$ |
| 24                  | NA            | NA            | $>= 24 \times PCLK$ | $>= 12 \times PCLK$ |

In Burst Mode, the **CSS** (register 0xB7 bit 5) needs to be set to 0 to select TX\_CLK as PLL reference clock. The PLL multiplication factor should be set such that the serial link data rate is faster than the incoming data rate. Please refer to the table below for the PLL settings. Registers **VICR2** to **VICR6** (0xB1 to 0xB6) needs to be programmed. **VICR1** is not used for this mode. The definition of all the fields is the same as non-burst mode with Sync Events.



Figure 3-2: Illustration of RGB Interface Parameters for Non-burst Mode with Sync Events and Burst Mode

Table 3-3: PLL Setting for Burst Mode

| BPP (bit per pixel) | PLL Multiplie | cation Factor | PLL Output Clock Frequency |                     |  |  |  |  |  |  |  |
|---------------------|---------------|---------------|----------------------------|---------------------|--|--|--|--|--|--|--|
|                     | 1 data lane   | 2 data lane   | 1 data lane                | 2 data lane         |  |  |  |  |  |  |  |
| 16                  | NA            | NA            | $>= 16 \times PCLK$        | $>= 8 \times PCLK$  |  |  |  |  |  |  |  |
| 18, packed          | NA            | NA            | $>= 18 \times PCLK$        | $>= 9 \times PCLK$  |  |  |  |  |  |  |  |
| 18, loosely packed  | NA            | NA            | $>= 24 \times PCLK$        | $>= 12 \times PCLK$ |  |  |  |  |  |  |  |
| 24                  | NA            | NA            | $>= 24 \times PCLK$        | $>= 12 \times PCLK$ |  |  |  |  |  |  |  |

<sup>\*:</sup> This value should be set such that the serial link data rate is faster than incoming data rate

The SSD2805C will also monitor the status of CM and SHUT signal. When there is a change of these signals, it will send out appropriate packets. On the rising edge of CM, the CM on packet will be sent. On the falling edge of CM, the CM off packet will be sent. On the rising edge of SHUT, the Shut Down Peripheral packet will be sent. On the falling edge of SHUT, the Turn On Peripheral packet will be sent. With these packets, the MIPI slave will be able to reconstruct the RGB interface signals.

Solomon Systech Mar 2010 | P 48/71 | Rev 0.70 | SSD2805C

As mentioned in 2.1, the user can also send command mode data through SPI interface, during the video mode transmission. The data will be sent during the horizontal or vertical blanking period. Please refer to 2.1 for more details. The command mode operation through SPI interface is identical to the operation through MCU interface. The only difference is the interface type. Hence, please refer to 3.2 for more details.

#### 3.2 Command mode

In command mode, the **CSS** (register 0xB7 bit 5) must be set to 0 to select the TX\_CLK as the PLL reference clock. The PCLK pin is used as part of the MCU interface. (When SPI interface is used for command mode, the CSS setting should follow the description in 3.1) MCU interface supports both 8 bit and 16 bit data bus. To support different bus width, the following data pins are used.

- DATA[7:0] for 8 bit interface.
- DATA[15:0] for 16 bit interface.

The address range 0xB0 to 0xD9 is used for the SSD2805C local register. The user can access the registers in this range to configure and control the SSD2805C. The address range 0x00 to 0xAF and 0xDA to 0xFF is used for MIPI DCS command set and its future expansion. When the user writes data to these registers, the data will be sent over the serial link to the MIPI slave. The user can configure and control the MIPI slave through these registers.

## 3.3 Write Operation

To perform write operation, the user needs to set the **REN** (register 0xB7 bit 7) to 0. The SSD2805C can issue four kinds of packets for write operation, which are Generic Short Write Packet, Generic Long Write Packet, DCS Short Write Packet and DCS Long Write Packet. The **DCS** (register 0xB7 bit 6) controls whether Generic Write Packet or DCS Write Packet will be sent out. The **VC1** (register 0xB8 bit 1-0) and **VC2** (register 0xB8 bit 3-2) fields determines the VC ID of the outgoing packets.

The SSD2805C needs to know the payload size of the outgoing packets. Hence, the user needs to program the corresponding control registers. The **TDC** field (registers 0xBC and 0xBD) indicates the total number of payload bytes.

To send a DCS Write Packet, the user needs to write the DCS parameters to the corresponding register where the register address is the DCS command. If the **TDC** (registers 0xBC and 0xBD) field is no more than 1, the SSD2805C will send out DCS Short Write Packet with the correct type. Otherwise, DCS Long Write Packet will be sent out.

To send a Generic Write Packet, the user needs to write the payload to the register **GPDR** (0xBF). If the **TDC** field is no more than 2, the SSD2805C will send out Generic Short Write Packet with the correct type. Otherwise, Generic Long Write Packet will be sent out.

Sometimes, the payload size is too big for SSD2805C to send them out in one packet. The SSD2805C will automatically partition the payload into a few smaller packets to send out. The **TDC** is used together with the **PST** (register 0xBE bit 11-0) field to determine the size of outgoing packets. The automatic partition is done differently for DCS Write Packet and Generic Write Packet.

For DCS Write Packet, the partition is only enabled if the DCS command is 0x2C or 0x3C. Otherwise, SSD2805C will not perform automatic partition. (This is because the DCS command 0x2C and 0x3C are to write display data into the LCD panel display memory.) The payload will be partitioned into a few packets where the payload of each packet is (**PST**+1) bytes. The first byte is the DCS command and the following **PST** bytes are the payload. Only the last packet might contain less payload, as the total payload might not be integer multiple of **PST**. If the incoming DCS command is 0x2C, the DCS command for the first packet is 0x2C and the DCS command for all other packets is 0x3C. If the incoming DCS command is 0x3C, the DCS command of all the packets is 0x3C.

SSD2805C | Rev 0.760 | P 49/71 | Mar 2010 | Solomon Systech

For Generic Write Packet, the payload will be partitioned into a few packets where the payload of each packet is **PST** (register 0xBE bit 11-0). Only the last packet might contain less payload, as the total payload might not be integer multiple of **PST** (register 0xBE bit 11-0).

For example, if the **TDC** (registers 0xBC and 0xBD) field is 200 and **PST** (register 0xBE bit 11-0) field is 80, 3 packets will be sent. The first two have 80 bytes of payload. The last packet has 40 bytes of payload.

After performing a write operation, the user can optionally make a BTA to let the MIPI slave report its status. This is done by setting **FBW** (register 0xC4 bit 0) to 1. The SSD2805C will automatically make a BTA after each write operation. Please refer to 3.5 for how to handle the acknowledgement received.

## 3.4 Read Operation

To perform read operation, the user needs to set the **REN** (register 0xB7 bit 7) to 1. The SSD2805C can issue two kinds of packets for read operation, which are Generic Read Packet, and DCS Read Packet. The bit **DCS** (register 0xB7 bit 6) controls whether Generic Read Packet or DCS Read Packet will be sent out. The **VC1** (register 0xB8 bit 1-0) and **VC2** (register 0xB8 bit 3-2) determine the VC ID of the outgoing packets.

Before the read packet is sent out, the SSD2805C will always send out the Set Maximum Return Size Packet. This is to limit the Read Response Packet sent by the MIPI slave such that there is no over flow. Two factors determine the maximum size. One is the limit of the SSD2805C and the other is the limit of the host processor. The limit of SSD2805C is 2048 bytes of data. The user should choose the smaller one among these two limits to use as the maximum return size.

The parameter in the Set Maximum Return Size Packet is taken from register **MRSR** (0xC1). The user could program the **MRSR** (0xC1) before every read so that the correct value is sent through Set Maximum Return Size Packet. If the value in the **MRSR** (0xC1) is already the desired value, the user can choose not to program it. The SSD2805C will always automatically send out Set Maximum Return Size Packet using the value in **MRSR** (0xC1).

To send a DCS Read Packet, the user just needs to write the DCS command, as there is no parameter for DCS read.

To send a Generic Read Packet, the user needs to write the payload to the register GPDR (0xBF).

Similar to the write operation, the **TDC** (registers 0xBC and 0xBD) field is used to determine the payload size of the outgoing packet. For DCS Read Packet, the payload is just the DCS command. There is no parameter associated. For Generic Read Packet, the SSD2805C will send out the correct packet type according to the **TDC** (registers 0xBC and 0xBD) value.

After sending out the read packet, the SSD2805C will automatically perform a BTA to wait for the Read Response Packet from the MIPI slave. The return data will be stored in register **RR** (0xD7). No matter what read packet is sent out, there is only one packet returning data. Therefore, no matter whether the read is DCS read or Generic read, no matter what command is used in DCS read, the return data is always stored in register **RR** (0xD7). The user can read the data out when the **RDR** (register 0xC6 bit 0) is set to 1. After seeing **RDR** (register 0xC6 bit 0) been set to 1, the user should first read register **RDCR** which contains the number of bytes returned by the MIPI slave. By using this information, the user will know how many data should be read out from register **RR** (0xD7). After all the return data are read out, the **RDR** (register 0xC6 bit 0) will be set to 0 by the SSD2805C.

After the **RDR** (register 0xC6 bit 0) been set to 1, the user can choose not to read the data out from register **RR** (0xD7). The user can continue performing another operation. Once the user does so, the **RDR** (register 0xC6 bit 0) will be set to 0 by the SSD2805C.

There might be Acknowledge and Error Report Packet sent by the MIPI slave at the same time. The operation of acknowledgement handling is described in 3.5.

Under certain circumstance, the MIPI slave might only send back Acknowledge and Error Report Packet without any data. Thus, the **RDR** (register 0xC6 bit 0) will not be set. Therefore, it is recommended that the user check the bit **BTAR** (register 0xC6 bit 2) first. The **BTAR** (register 0xC6 bit

Solomon Systech Mar 2010 | P 50/71 | Rev 0.70 | SSD2805C

2) is to indicate whether the MIPI slave has passed the bus authority back to the SSD2805C or not. Only when the **BTAR** (register 0xC6 bit 2) is 1, there might be return data. If there is no return data, the user should follow 3.5 to handle the acknowledgement.

During readback from the slave, the SSD2805C will initiate a bus-turn-around protocol, i.e. it will drive the BTA sequence and release the bus later.

The slave take control of the bus and send the data back to SSD2805C, and then initiate the same BTA sequence again to pass the bus back to master.

For each read operation, there are 2 BTA sequences, one from SSD2805C (dark blue line from Figure 3-3) and one from slave (light blue line from Figure 3-3). There is a period where both side drive 0, which is the pink region of Figure 3-3.



Figure 3-3: Turnaround Procedure

User should check with the TLPX of slave spec to make sure the TLPX of SSD2805C close to the slave such that the SSD2805C will never drive beyond time when slave start driving.

## 3.5 Acknowledgement Operation

The SSD2805C can perform a BTA to give the bus authority to the MIPI slave and let it report its status. The BTA can be enabled by setting **FBW** (register 0xC4 bit 0) to 1 and performing a write operation, or just performing a read operation. After the MIPI slave passes the bus authority back, the SSD2805C will set bit **BTAR** (register 0xC6 bit 2) to 1.

If there is no error on the slave side, the MIPI slave will return ACK trigger message, if the packet before BTA is a write packet. The MIPI slave will return Read Response Packet, if the packet before BTA is a read packet. In this case, after receiving the response from the MIPI slave, SSD2805C will set bit **ARR** (register 0xC6 bit 3) and **ATR** (register 0xC6 bit 4) to 1. **ARR** (register 0xC6 bit 3) indicates that response has been received from MIPI slave. **ATR** (register 0xC6 bit 4) indicates that the MIPI slave has reported no error with ACK trigger message. Consequently, the register **ARSR** (0xC3) will be cleared to 0.

If there is error on the slave side, the MIPI slave will return Acknowledge and Error Report packet, if the packet before BTA is a write packet. The MIPI slave will return Read Response Packet (depending on the error type) and Acknowledge and Error Report Packet, if the packet before BTA is a read packet. In this case, after receiving the response from the MIPI slave, SSD2805C will set bit **ARR** (register 0xC6 bit 3) to 1 and **ATR** (register 0xC6 bit 4) to 0. **ARR** (register 0xC6 bit 3) indicates that response has been received from MIPI slave. **ATR** (register 0xC6 bit 4) indicates that the MIPI slave has sent Acknowledge and Error Report Packet instead of ACK trigger message. Therefore, the MIPI slave has reported error. The error reported by the MIPI slave will be stored in register **ARSR** (0xC3). The user can read this register to see what error the MIPI slave has encountered.

SSD2805C | Rev 0.760 | P 51/71 | Mar 2010 | Solomon Systech



Figure 3-4: Acknowledgement Handling after Non-Read Command



Figure 3-5: Acknowledgement Handling after Read Command

**Solomon Systech** Mar 2010 | P 52/71 | Rev 0.70 | **SSD2805C** 

### 3.6 Tearing Effect (TE) Operation

The TE operation is to perform a BTA following the previous BTA without transmitting anything in between. The bus is handed to the MIPI slave for providing TE information. After getting the TE event from display driver, the MIPI slave will pass the bus authority back to the SSD2805C by using BTA trigger message.

The TE operation can be enabled by setting bit **FBT** (register 0xC4 bit 1) and **FBW** (register 0xC4 bit 0) to 1 before writing the last command to the MIPI slave. Afterwards, the host processor can instruct the SSD2805C to send out the last command in a write packet. Since **FBW** (register 0xC4 bit 0) is 1, the SSD2805C will automatically perform a BTA after the write operation. The MIPI slave will response and pass the bus authority back. Since **FBT** (register 0xC4 bit 1) is 1, the SSD2805C will perform another BTA without sending any data. This makes the MIPI slave enter TE mode.

The MIPI slave will send a TE trigger message back when it gets the TE event. After getting the trigger message, the SSD2805C will set the TE pin to 1 to indicate that TE event has been received. DATA[16] is used as the TE pin. At the same time, bit **TER** (register 0xD3 bit 0) will be set to 1. The host processor can write 1 to this bit to clear it. Once the **TER** (register 0xD3 bit 0) is cleared, the TE signal will be set to 0.

If the MIPI slave does not send back the TE trigger message but just perform a BTA to pass the bus back, the SSD2805C will automatically perform another BTA to pass the bus to the MIPI slave again. It will continue do so until the MIPI slave respond with the TE trigger message, or the **FBT** (register 0xC4 bit 1) is set to 0, or the LP RX timer expires.

If the MIPI slave does not send back the TE trigger message and still holds the bus, the user can set the bit **FBC** (register 0xC4 bit 2) to 1 to force a bus contention. After bus contention is resolved, the slave will pass the bus back to SSD2805C.

## 3.7 Contention Detection and Timer Operation

Two timers have been defined in SSD2805C to resolve the potential contention issue on the bus. The two timers are the HS TX timer and LP RX timer. Please see the Section 1.31 and 1.32 for details.

Whenever the SSD2805C sees a contention being detected, it will reset the state machine and enter the default mode, which is LP TX idle mode. The data line will be kept at LP11.

### 3.8 Interrupt Operation

In SSD2805C, an interrupt signal INT# is provided to interrupt the host processor. This signal is an active low signal. When an interrupt event occurs, the signal will go low.

In SSD2805C, a number of interrupt sources can be mapped to the interrupt signal. User can control the mapping by setting the appropriate field in the **Interrupt Control Register ICR** (0xC5). When interrupt event occurs, user can determine what event has happened by reading the **Interrupt Status Register ISR** (0xC6).

#### 3.8.1 RDR

To indicate that return data from MIPI slave is available for read.

### 3.8.2 BTAR

To indicate whether the SSD2805C has the bus authority or not. It can be used after SSD2805C makes a BTA. If the MIPI slave has returned the bus authority back to SSD2805C, the interrupt will be set to indicate so. Please note that, on power up, the bus authority is already on the SSD2805C. Hence, the SSD2805C will show that it has the bus authority.

SSD2805C | Rev 0.760 | P 53/71 | Mar 2010 | Solomon Systech

#### 3.8.3 ARR

To indicate whether the SSD2805C has received the acknowledge response from the MIPI slave. The acknowledge response can either report error or not error. This is to be determined by the **ATR** (register 0xC6 bit 4).

The above three interrupts are provided to the user to handle reading data from the MIPI slave or getting acknowledgement response from the MIPI slave. Please refer to 3.4 and 3.5 for the details.

#### 3.8.4 PLS

To indicate whether the PLL has been locked or not. If the PLL is not locked, the programming speed at the external interface must be slow. Please refer to Clock and Reset Module for more details. After changing the PLL setting or changing the reference clock source, the user also needs to use this interrupt to determine the PLL status.

On power up, only **PLS** (register 0xC6 bit 7) interrupt is enabled. This is to let the user determine the programming speed before configuring the SSD2805C.

### 3.8.5 LPTO

To indicate that there is LP RX time out.

#### 3.8.6 HSTO

To indicate that there is HS TX time out.

#### 3.8.7 PO

To indicate whether the SSD2805C is ready to accept any data from the user. The SSD2805C has several internal buffers to hold the data written by the user. When the user writes after than the serial link speed, those buffers will be full. If the user still writes data to SSD2805C, those data will be lost. The length of the payload of the next packet that the user is going to write is determined by **TDC** (registers 0xBC, 0xBD), **PST** (register 0xBE bit 11-0), and **DCS** (register 0xB7 bit 6) fields. The SSD2805C will use these fields to decide whether the user can write the next packet or not. Hence, after programming the above mentioned fields, the user needs to check the interrupt status before writing.

### 3.8.8 LSE, LSA, LLE, LLA, MSE, MSA, MLE, MLA

All these interrupts are provided to indicate the status of the internal data buffers. They are used if the user is familiar with the buffer management of the SSD2805C. Otherwise, it is recommended to use the **PO** interrupt. Please refer to 3.9 for the details.

#### 3.8.9 Interrupt Latency

One important thing to note is the interrupt latency. The output interrupt signal does not change immediately after an operation. This is due to the internal processing of the SSD2805C. For example, after changing the interrupt source from one to another, the output INT# level will remain at the old level for a short period after the programming is done. Another example is that after programming the **TDC** (registers 0xBC, 0xBD) field, the interrupt will take a short period to reflect the correct **PO** (registers 0xC6 bit 1) status on INT#. There is always a delay between the actual event and the interrupt.

In order to guarantee that the user can get the correct interrupt, it is recommended that the user performs a read of any SSD2805C local register before taking in the interrupt signal or polling the interrupt status bits. The read operation will cover the interrupt latency period. Alternatively, the user can wait for certain amount of time to make sure the interrupt reflects the true status. Below is a diagram for illustration.

Solomon Systech Mar 2010 | P 54/71 | Rev 0.70 | SSD2805C



Figure 3-6: Illustration of Interrupt Latency

#### 3.9 Internal Buffer Status

There are totally 4 data buffers inside the SSD2805C, which are MCU interface long buffer (ML), MCU interface short buffer (MS), SPI interface long buffer (LL) and SPI interface short buffer (LS).

The ML and MS buffers are used to store the data written through MCU interface when the IF\_SEL is 1. They are used to store the data written through RGB interface when the IF\_SEL is 0. However, since there is no flow control for the RGB interface, the status is only valid for MCU interface.

The LL and LS buffers are used to store the data written through SPI interface when the IF\_SEL is 0. When the IF\_SEL is 1, they are not used.

For MS and LS buffers, any packet with payload of no more than 8 bytes will be stored into them. They can store 16 and 8 such packets respectively. Below is a list of possible packets

- Generic Short Write Packet
- Generic Read Packet
- DCS Short Write Packet
- DCS Read Packet
- Generic Long Write Packet (TDC<=8 bytes)</li>
- DCS Long Write Packet (TDC<=7 bytes. There is one byte for DCS command.)

These two buffers are used to hold the packets which are usually used to configure the MIPI slave or the display driver.

For ML and LL buffers, any packet with payload of more than 8 bytes will be stored into them. They can store 2 such packets. The maximum size of ML and LL buffer is 2048 bytes and 320 bytes respectively. They are used to hold

- · Generic Long Write Packet
- DCS Long Write Packet

In case of automatic partitioning, the packet length is determined by the **PST** (register 0xBE bit 11-0) field. It is not recommended to make the **PST** (register 0xBE bit 11-0) field so small that the packet will be put in MS or LS buffers, as it is a waste.

When the IF\_SEL is 0, the user can write the data through SPI interface. With the information above, the user knows whether the next packet will be written into LL or LS buffers. Hence, the user needs to check the corresponding interrupts. The usage of the interrupts is listed below.

SSD2805C | Rev 0.760 | P 55/71 | Mar 2010 | Solomon Systech

#### 3.9.1 LSE

To indicate that the LS buffer is empty. Since the LS buffer can hold 8 packets, the user can write up to 8 such packets into LS buffer without needing to look at the interrupt status.

#### 3.9.2 LSA

To indicate that the LS buffer can hold at least 1 more packet. The user can write 1 such packet into LS buffer.

#### 3.9.3 LLE

To indicate that LL buffer is empty. Since the LL buffer can hold 2 packets, the user can write up to 2 such packets into LL buffer without needing to look at the interrupt status.

#### 3.9.4 LLA

To indicate that the LL buffer can hold at least 1 more packet. The user can write 1 such packet into LL buffer.

When the IF\_SEL is 1, the user can write the data through MCU interface. With the information above, the user knows whether the next packet will be written into ML or MS buffers. Hence, the user needs to check the corresponding interrupts. The usage of the interrupts is listed below.

### 3.9.5 MSE

To indicate that the MS buffer is empty. Since the MS buffer can hold 16 packets, the user can write up to 16 such packets into MS buffer without needing to look at the interrupt status.

#### 3.9.6 MSA

To indicate that the MS buffer can hold at least 1 more packet. The user can write 1 such packet into MS buffer.

## 3.9.7 MLE

To indicate that ML buffer is empty. Since the ML buffer can hold 2 packets, the user can write up to 2 such packets into ML buffer without needing to look at the interrupt status.

### 3.9.8 MLA

To indicate that the ML buffer can hold at least 1 more packet. The user can write 1 such packet into ML buffer.

The 8 interrupts mentioned here can be used as flow control between the host processor and the SSD2805C. However, it requires the user to know the buffer operation well. The **PO** (register 0xC6 bit 1) interrupt is a combination of the eight. It makes decision according to the parameters provided by the user for the next packet to be written. Hence, the user does not need to know which buffer is going to be used and how the buffer status is.

### 3.10 State machine operation

The state machine controls the sending and receiving of the data packet over the serial link. It is triggered by an event from the host processor or the received data. Once a complete packet is written into the SSD2805C buffer, it will send it out through the serial link. The user can write 1 to bit **COP** at any time to cancel all the current operations. Please see 1.16 for the description.

When the SSD2805C is in high speed mode, the serial link is mainly used to send display data. If there is no data to send, it will send null packet to maintain the serial link timing. If the host processor does not have display data to send in a long period, it can turn the serial link into low power mode by setting the register bit **HS** to 0.

When the SSD2805C is in low power mode, the serial link is mainly used to send command and configuration data. If there is no data to sent, the SSD2805C will be idle in LP TX stop mode.

Solomon Systech Mar 2010 | P 56/71 | Rev 0.70 | SSD2805C

The user can also enter Ultra Low Power mode by writing 1 to **SLP**. Once the **SLP** is set to 1, the SSD2805C will automatically enter LP mode. If the **HS** is 1, the SSD2805C will clear the **HS** t to 0 and switch from HS to LP mode. Afterwards, the SSD2805C will issue ULPS trigger message to the MIPI slave to enter Ultra Low Power State. During this state, the clock to SSD2805C can be switched off such that the SSD2805C only consumes leakage current. This will save the overall system power consumption. When exiting from the ULPS, the user can write 0 to **SLP** bit. However, the user should be aware that the time to exit from ULPS is relatively long (pleaser refer to MIPI DPHY specification). Hence, the user cannot perform any data transmission before the system exits from ULPS.

During reception, the state machine will disassemble the incoming data packet and put the received register content into the internal buffer for reading out. Once all the data are put into the buffers, it will set the **RDR** to 1 to indicate that the SSD2805C is ready for read. The total number of received bytes will also be stored in **RDCR**.

After the reception is completed, the SSD2805C will perform a bus turn around to enter the transmission mode. It will always come back to the LP TX stop mode before it enters any other mode.

### 3.11 PLL

The PLL output frequency is calculated by the equations below,

$$f_{pre} = \frac{f_{ref}}{N}$$

$$f_{VCO} = f_{pre} \times M$$

$$f_{out} = \frac{f_{VCO}}{P}$$

where the f<sub>ref</sub> is the input reference clock frequency and f<sub>out</sub> is the output clock frequency.

The clock frequencies need to satisfy the constraint below.

$$f_{pre} \ge 5MHz$$
  
 $500MHz \ge f_{VCO} \ge 225MHz$ 

The value of N, M, and P are controlled in the register PLCR.

All the values of N, M and P can only be modified when the PLL is turned off. Hence, the sequence for modification is to turn off PLL, modify register value, turn on PLL.

SSD2805C | Rev 0.760 | P 57/71 | Mar 2010 | Solomon Systech

### 4 External Interface

The SSD2805C supports three types of MCU interface,

- 6800 (Fixed E mode)
- 6800 (Clocked E mode)
- 8080

three types of SPI interface,

- 8 bit 3 wire
- 8 bit 4 wire
- 24 bit 3 wire

and RGB interfaces.

The selection is controlled by PS[3:0], IF\_SEL and IF\_MUX pins.

MCU interface supports both 8 bit and 16 bit data bus. Below are the data pins used for each interface. For 8 bit interface, the least significant byte should be written first. For 16 bit interface, the lease significant word should be written first.

- DATA[7:0] for 8 bit interface.
- DATA[15:0] for 16 bit interface.

RGB interface supports 4 bpp settings. Below are the data pins used for each interface. For all cases, R should be at the upper bits and B should be at the lower bits.

- DATA[15:0] for 16 bpp.
- DATA[17:0] for 18 bpp, packed.
- DATA[17:0] for 18 bpp, loosely packed.
- DATA[24:0] for 24 bpp.

SPI interface supports 8 bit data bus. The least significant byte should be written first.

Below is the operation and timing diagram for each of the interfaces.

## 4.1 MCU 6800 (Fixed E mode) Interface

This interface consists of DATA[15:0], RWX, DCX, E and CSX. It supports both 16 bit and 8 bit data bus. The first cycle should be a command write cycle to specify the register address for access. The subsequent cycles are read or write cycles for read or write operations.

E should be driven to 1 in this mode.

RWX indicates whether the operation is a read or a write operation. When RWX is 1, the operation is a read operation. When RWX is 0, the operation is a write operation.

During write operation, DCX indicates whether the operation is for data or command. When DCX is 1, the operation is for data. When DCX is 0, the operation is for command. During the read operation, the DCX should be 1.

Solomon Systech Mar 2010 | P 58/71 | Rev 0.70 | SSD2805C

During the write operation, DATA[15:0] are sampled at the rising edge of CSX. During read operation, DATA[15:0] are provided at the falling edge of CSX and the host processor should use the rising edge of CSX to sample.

Below is a diagram for illustration. Please see AC Characteristics of data sheet for the detailed waveform and timing parameters.



Figure 4-1: Illustration of Write Operation for MCU 6800 (Fixed E mode) Interface



Figure 4-2: Illustration of Read Operation for MCU 6800 (Fixed E mode) Interface

In the first write cycle, only 8 bit data are written into the SSD2805C, as the command can only be 8 bit. No matter whether the interface is 8, or 16 bit, lower 8 bits are used. Please refer to the table below.

Table 4-1: MCU Interface Data Pin Mapping for Command Cycle

| Interface | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| 16 bit    |     |     |     |     |     |     |     |     | х   | х   | Х   | х   | х   | х   | х  | х  | C7 | C6 | C5 | C4 | СЗ | C2 | C1 | C0 |
| 8 bit     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |    |    | C7 | C6 | C5 | C4 | СЗ | C2 | C1 | C0 |

**SSD2805C** | Rev 0.760 | P 59/71 | Mar 2010 | **Solomon Systech** 

In the sub sequent read or write cycles, command parameters can be written into the SSD2805C. Depending on the interface width, different data pin mapping is adopted. Please refer to the table below. When the parameter is odd number of bytes and interface width is 16 bit, the last byte should be put on DATA[7:0].

Table 4-2: MCU Interface Data Pin Mapping for Parameter Cycle

| Interface | Cycle           | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10  | D9  | D8     | D7    | D6 | D5   | D4  | D3     | D2   | D1 | D0 |
|-----------|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|-----|--------|-------|----|------|-----|--------|------|----|----|
| 16 bit    | 1 <sup>st</sup> |     |     |     |     |     |     |     |     |     |     |     |     |     | Para | ame | ter [1 | 15:0] |    |      |     |        |      |    |    |
|           | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     |     |     |     |     |     |      |     |        |       |    |      |     |        |      |    |    |
| 8 bit     | 1 <sup>st</sup> |     |     |     |     |     |     |     |     |     |     |     |     |     |      |     |        |       |    | Para | ame | ter [7 | 7:0] |    |    |
|           | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     |     |     |     |     |     |      |     |        |       |    | Para | met | er [1  | 5:8] |    |    |
|           | 3 <sup>rd</sup> |     |     |     |     |     |     |     |     |     |     |     |     |     |      |     |        |       |    |      |     | -      |      |    |    |

For certain DCS commands, the data is for LCD display. The data can be optionally written in pixel format instead of raw format. Please refer to **DFR** description for more details. In this case, the data pin mapping is given in the table below.

Table 4-3: MCU Interface Data Pin Mapping for Display Data Pixel Format

| Interface | Color          | Cycle           | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----------|----------------|-----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| 16 bit    | 16M<br>type1   | 1 <sup>st</sup> |     | J   |     |     |     |     |     |     | G7  | G6  | G5  | G4  | G3  | G2  | G1 | G0 | В7 | В6 | В5 | В4 | ВЗ | В2 | В1 | В0 |
|           | type           | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     | х   | х   | х   | х   | х   | х   | х  | х  | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 |
|           | 16M<br>type2   | 1 <sup>st</sup> |     |     |     |     |     |     |     |     | G7  | G6  | G5  | G4  | G3  | G2  | G1 | G0 | В7 | В6 | В5 | В4 | ВЗ | B2 | В1 | В0 |
|           | 1,702          | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     | R7  | R6  | R5  | R4  | R3  | R2  | R1 | R0 | х  | х  | х  | х  | х  | х  | х  | х  |
|           | 16M<br>type3   | 1 <sup>st</sup> |     |     |     |     |     |     |     |     | G7  | G6  | G5  | G4  | G3  | G2  | G1 | G0 | В7 | В6 | В5 | В4 | В3 | В2 | В1 | В0 |
|           | 1, 500         | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     | В7  | В6  | B5  | B4  | ВЗ  | B2  | В1 | ВО | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 |
|           |                | 3 <sup>rd</sup> |     |     |     |     |     |     |     |     | R7  | R6  | R5  | R4  | R3  | R2  | R1 | R0 | G7 | G6 | G5 | G4 | G3 | G2 | G1 | G0 |
|           | 262k,<br>type1 | 1 <sup>st</sup> |     |     |     |     |     |     |     |     | G5  | G4  | G3  | G2  | G1  | G0  | х  | х  | B5 | B4 | ВЗ | B2 | В1 | В0 | х  | х  |
|           | typor          | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     | х   | х   | х   | х   | х   | х   | х  | х  | R5 | R4 | R3 | R2 | R1 | R0 | Х  | х  |
|           | 262k,<br>type2 | 1 <sup>st</sup> |     |     |     |     |     |     |     |     | G5  | G4  | G3  | G2  | G1  | G0  | х  | х  | B5 | B4 | ВЗ | B2 | B1 | В0 | X  | х  |
|           | 1,702          | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     | R5  | R4  | R3  | R2  | R1  | R0  | х  | х  | х  | х  | х  | x  | x  | x  | X  | х  |
|           | 262k,<br>type3 | 1 <sup>st</sup> |     |     |     |     |     |     |     |     | G5  | G4  | G3  | G2  | G1  | G0  | х  | х  | B5 | B4 | В3 | B2 | B1 | В0 | Х  | х  |
|           | typoo          | 2 <sup>nd</sup> |     |     |     |     |     |     |     |     | B5  | B4  | В3  | B2  | B1  | В0  | х  | х  | R5 | R4 | R3 | R2 | R1 | R0 | X  | х  |
|           |                | 3 <sup>rd</sup> |     |     |     |     |     |     |     |     | R5  | R4  | R3  | R2  | R1  | R0  | х  | х  | G5 | G4 | G3 | G2 | G1 | G0 | х  | х  |
|           | 64k            |                 |     |     |     |     |     |     |     |     | R4  | R3  | R2  | R1  | R0  | G5  | G4 | G3 | G2 | G1 | G0 | B4 | ВЗ | B2 | B1 | В0 |

Solomon Systech Mar 2010 | P 60/71 | Rev 0.70 | SSD2805C

| 8 bit | 16M  | 1 <sup>st</sup> |  |  |  |  |  |  |  |  | В7 | В6 | В5 | В4 | В3 | B2 | В1 | В0 |
|-------|------|-----------------|--|--|--|--|--|--|--|--|----|----|----|----|----|----|----|----|
|       |      | 2 <sup>nd</sup> |  |  |  |  |  |  |  |  | G7 | G6 | G5 | G4 | G3 | G2 | G1 | G0 |
|       |      | 3 <sup>rd</sup> |  |  |  |  |  |  |  |  | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 |
|       | 262k | 1 <sup>st</sup> |  |  |  |  |  |  |  |  | B5 | В4 | ВЗ | В2 | В1 | В0 | х  | х  |
|       |      | 2 <sup>nd</sup> |  |  |  |  |  |  |  |  | G5 | G4 | G3 | G2 | G1 | G0 | х  | х  |
|       |      | 3 <sup>rd</sup> |  |  |  |  |  |  |  |  | R5 | R4 | R3 | R2 | R1 | R0 | х  | х  |
|       | 64k  | 1 <sup>st</sup> |  |  |  |  |  |  |  |  | G2 | G1 | G0 | В4 | ВЗ | В2 | В1 | В0 |
|       |      | 2 <sup>nd</sup> |  |  |  |  |  |  |  |  | R4 | R3 | R2 | R1 | R0 | G5 | G4 | G3 |

## 4.2 MCU 6800 (Clocked E mode) Interface

This interface consists of DATA[15:0], RWX, DCX, E and CSX. It supports both 16 bit and 8 bit data bus. The first cycle should be a command write cycle to specify the register address for access. The subsequent cycles are read or write cycles for read or write operations.

CSX should be driven to 0 in this mode.

RWX indicates whether the operation is a read or a write operation. When RWX is 0, the operation is a write operation. When RWX is 1, the operation is a read operation.

During write operation, DCX indicates whether the operation is for data or command. When DCX is 1, the operation is for data. When DCX is 0, the operation is for command. During the read operation, the DCX should be 1.

During the write operation, DATA[15:0] are sampled at the falling edge of E. During read operation, DATA[15:0] are provided at the rising edge of E and the host processor should use the falling edge of E to sample.

Below is a diagram for illustration. Please refer to the AC Characteristics of data sheet for the detailed waveform and timing parameters.



Figure 4-3: Illustration of Write Operation for MCU (Clocked E mode) 6800 Interface

**SSD2805C** | Rev 0.760 | P 61/71 | Mar 2010 | **Solomon Systech** 



Figure 4-4: Illustration of Read Operation for MCU 6800 (Clocked E mode) Interface

#### 4.3 MCU 8080 Interface

This interface consists of DATA[15:0], RDX, WRX, DCX, and CSX. It supports both 16 bit and 8 bit data bus. The first cycle should be a command write cycle to specify the register address for access. The subsequent cycles are read or write cycles for read or write operations.

CSX should be driven to 0 in this mode.

When WRX is driven from 1 to 0 and 0 to 1, the operation is a write operation. When RDX is driven from 1 to 0 and 0 to 1, the operation is a read operation.

During write operation, DCX indicates whether the operation is for data or command. When DCX is 1, the operation is for data. When DCX is 0, the operation is for command. During the read operation, the DCX should be 1.

During the write operation, DATA[15:0] are sampled at the rising edge of WRX. During read operation, DATA[15:0] are provided at the falling edge of RDX and the host processor should use the rising edge of RDX to sample.

Below is a diagram for illustration. Please refer to the AC Characteristics of data sheet for the detailed waveform and timing parameters.



Figure 4-5: Illustration of Write Operation for MCU 8080 Interface

Solomon Systech Mar 2010 | P 62/71 | Rev 0.70 | SSD2805C



Figure 4-6: Illustration of Read Operation for MCU 8080 Interface

#### 4.4 SPI Interface 8 bit 4 Wire

This interface consists of SD/C#, SCK, DIN, DOUT and SCSX. It only supports 8 bit data. Each cycle contains 8 bit data. The first cycle should be a command write cycle to specify the register address for access. The subsequent cycles are read or write cycles for read or write operations.

The SCSX should be driven from 1 to 0 to start an operation and from 0 to 1 to end an operation. During 1 operation, the host processor can write or read multiple bytes.

SD/C# indicates whether the operation is for data or command. When SD/C# is 1, the operation is for data. When SD/C# is 0, the operation is for command. SD/C# is sampled at every 8<sup>th</sup> rising edge of SCK during 1 operation.

During write operation, DIN will be sampled by SSD2805C at the rising edge of SCK. The first rising edge of SCK after the falling edge of SCSX samples the bit 7 of the 8 bit data. The second rising edge of SCK samples the bit 6 of the 8 bit data, and so on. The value of SD/C# is sampled at the 8<sup>th</sup> rising edge of SCK, together with bit 0 of the 8 bit data. Please see the diagram below for illustration. Optionally, the SCSX can be driven to 1 in between cycles.



Figure 4-7: Illustration of Write Operation for 8 bit 4 Wire Interface

SSD2805C | Rev 0.760 | P 63/71 | Mar 2010 | Solomon Systech

During read operation, since there is no RWX signal to indicate whether the operation is read or write, the read operation for SPI interface needs to be handled differently from the MCU interface. After SCSX is driven low, the first cycle is always a command write cycle, which specifies the register to access. The second cycle is still a command write cycle. If the command in this cycle matches the command in register **LRR**, the SPI interface will enter read mode. The subsequent cycles will be read cycles. If the command does not match, the SPI interface will remain in write mode.

After entering the read mode, the return data is provided on DOUT, on the falling edge of SCK. The host processor should use the rising edge of SCK to sample the data. SD/C# should be driven to 1 during the read cycles. Please see the diagram below for illustration. Optionally, the SCSX can be driven to 1 in between cycles.



Figure 4-8: Illustration of Read Operation for 8 bit 4 Wire Interface

Please refer to the AC Characteristics of datasheet for the detailed waveform and timing diagrams.

#### 4.5 SPI Interface 8 bit 3 Wire

This interface consists of SCK, DIN, DOUT and SCSX. It only supports 8 bit data. Each cycle contains 8 bit data. The first cycle should be a write cycle to specify the register address for access. The subsequent cycles are read or write cycles for read or write operations.

The SCSX should be driven from 1 to 0 to start an operation and from 0 to 1 to end an operation. During 1 operation, the host processor can write or read multiple bytes.

Instead of SD/C#, an SDC bit is used to indicate whether the operation is for data or command. Each byte is associated with an SDC bit. When SDC is 1, the operation is for display data. When SDC is 0, the operation is for command. The SDC bit is sent priori to each byte. In other words, the SDC bit is the first bit of every 9 bits during 1 operation.

During write operation, DIN will be sampled by SSD2805C at the rising edge of SCK. The first rising edge of SCK after the falling edge of SCSX samples the SDC bit. The second rising edge samples bit 7 of the 8 bit data. The third rising edge of SCK samples the bit 6 of the 8 bit data, and so on. Please see the diagram below for illustration. Optionally, the SCSX can be driven to 1 in between cycles.

Solomon Systech Mar 2010 | P 64/71 | Rev 0.70 | SSD2805C



Figure 4-9: Illustration of Write Operation for 8 bit 3 Wire Interface

During read operation, since there is no RWX signal to indicate whether the operation is read or write, the read operation for SPI interface needs to be handled differently from the MCU interface. After SCSX is driven low, the first cycle is always a command write cycle, which specifies the register to access. The second cycle is still a command write cycle. If the command in this cycle matches the command in register LRR, the SPI interface will enter read mode. The subsequent cycles will be read cycles. If the command does not match, the SPI interface will remain in write mode.

After entering the read mode, the return data is provided on DOUT, on the falling edge of SCK. The host processor should use the rising edge of SCK to sample the data. Please note that there is no SDC bit to read out from SSD2805C. Hence, each read cycle consists of 8 bits instead of 9 bits. This is the difference between read and write cycles. Please see the diagram below for illustration. Optionally, the SCSX can be driven to 1 in between cycles.



Figure 4-10: Illustration of Read Operation for 8 bit 3 Wire Interface

Please refer to the AC Characteristics of datasheet for the detailed waveform and timing diagrams.

#### 4.6 SPI Interface 24 bit 3 Wire

This interface consists of SCK, DIN, DOUT and SCSX. It only supports 16 bit data. Each cycle contains 16 bit data. The first cycle should be a write cycle to specify the register address for access. The subsequent cycles are read or write cycles for read or write operations.

The SCSX should be driven from 1 to 0 to start cycle and from 0 to 1 to end a cycle. During 1 operation, the host processor can have multiple write or read cycles. However, the SCSX must go from 0 to 1 at the end of each cycle.

Each cycle contains 24 bit data. Among the 24 bit data, the first 8 bit are for control purpose and the next 16 bit are the actual data. The first 6 bit are the ID bit for SSD2805C, which must be 011100. If this field does not match, the cycle will not be taken in. The 7<sup>th</sup> bit is the SDC bit which is the same as

SSD2805C | Rev 0.760 | P 65/71 | Mar 2010 | Solomon Systech

the 8 bit 3 wire interface. The 8<sup>th</sup> bit is the RW bit which indicates whether the current cycle is a read or write cycle. When RW is 1, the cycle is a read cycle. When RW is 0, the cycle is a write cycle.

During write operation, DIN will be sampled by SSD2805C at the rising edge of SCK. Please see the diagram below for illustration. It is an example for writing data 0x1264 to register address 0x28.



Figure 4-11: Illustration of Write Operation for 24 bit 3 wire Interface

During read operation, the first 8 bit are still written by the host processor to specify whether the following 16 bit are for command or data. Afterwards, the SSD2805C will provide the return data on DOUT, on the falling edge of SCK. The host processor should use the rising edge of SCK to sample. Please see the diagram below for illustration.



Figure 4-12: Illustration of Read Operation for 24 bit 3 Wire Interface

Please refer to the AC Characteristics of data sheet for the detailed waveform and timing diagrams.

Solomon Systech Mar 2010 | P 66/71 | Rev 0.70 | SSD2805C

#### 4.7 RGB Interface

The RGB interface has already been illustrated in 3.1. Below is the pin mapping for different BPP setting. Please refer to the AC Characteristics of data sheet for detailed timing diagrams.

Table 4-4: RGB Interface Data Pin Mapping

| BPP                           | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|
| 16 bpp                        |     |     |     |     |     |     |     |     | R4  | R3  | R2  | R1  | R0  | G5  | G4 | G3 | G2 | G1 | G0 | В4 | ВЗ | B2 | В1 | ВО |
| 18 bpp<br>(packed)            |     |     |     |     |     |     | R5  | R4  | R3  | R2  | R1  | R0  | G5  | G4  | G3 | G2 | G1 | G0 | B5 | В4 | ВЗ | B2 | В1 | В0 |
| 18 bpp<br>(loosely<br>packet) |     |     |     |     |     |     | R5  | R4  | R3  | R2  | R1  | R0  | G5  | G4  | G3 | G2 | G1 | G0 | B5 | В4 | В3 | B2 | В1 | В0 |
| 24 bpp                        | R7  | R6  | R5  | R4  | R3  | R2  | R1  | R0  | G7  | G6  | G5  | G4  | G3  | G2  | G1 | G0 | В7 | В6 | B5 | В4 | ВЗ | B2 | В1 | ВО |
|                               |     |     |     |     |     |     |     |     | C   |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
|                               |     |     |     |     |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
|                               |     |     |     |     |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
|                               |     |     |     |     |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |
|                               |     |     |     |     |     |     |     |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    |    |

 SSD2805C
 Rev 0.760
 P 67/71
 Mar 2010
 Solomon Systech

## 5 Display Data Order

SSD2805C can output display data in different orders on the MIPI lane. Two register fields **END** (register 0xD6 bit 1) and **CO** (register 0xD6 bit 0) are provided for setting the display data order.

In Video Mode, END must be set to 0 and CO must be set to 1.

In Command Mode, the display data order are as shown below in different **END** and **CO** settings Please note that in each byte of the data, the LSB is sent first and the MSB is sent last.

■ END = 1; CO = 0

### 16bpp

| MSB   | Byte  | 1  |    | L  | SB | MS | В  | В  | yte2 | 2  |    | L  | .SB | MS | В  | Е  | Byte | 3  |    | L  | SB | MS | В  | E  | Byte | 4  |    | L  | SB |
|-------|-------|----|----|----|----|----|----|----|------|----|----|----|-----|----|----|----|------|----|----|----|----|----|----|----|------|----|----|----|----|
| R4 R3 | R2 R1 | R0 | G5 | G4 | G3 | G2 | G1 | G0 | В4   | ВЗ | В2 | В1 | ВО  | R4 | R3 | R2 | R1   | R0 | G5 | G4 | G3 | G2 | G1 | G0 | В4   | В3 | B2 | В1 | В0 |

### 18bpp

| MS | SB | В  | yte | 1  |    | L  | SB | MS | В  | В  | yte2 | 2  |    | L  | .SB | MS | В  | В  | yte | 3  |    | L  | .SB | MS | В  | В  | yte | 4  |    | L  | SB |
|----|----|----|-----|----|----|----|----|----|----|----|------|----|----|----|-----|----|----|----|-----|----|----|----|-----|----|----|----|-----|----|----|----|----|
| R5 | R4 | R3 | R2  | R1 | R0 | G5 | G4 | G3 | G2 | G1 | G0   | В5 | B4 | ВЗ | В2  | В1 | В0 | R5 | R4  | R3 | R2 | R1 | R0  | G5 | G4 | G3 | G2  | G1 | G0 | B5 | B4 |

### 24bpp

| MSI | 3  | В  | yte | 1  |    | L  | .SB | MS | В  | В  | yte2 | 2  |    | L  | SB | MS | В  | В  | Byte | 3  |    | L  | .SB | MS | В  | Е  | Byte | 4  |    | L  | .SB |
|-----|----|----|-----|----|----|----|-----|----|----|----|------|----|----|----|----|----|----|----|------|----|----|----|-----|----|----|----|------|----|----|----|-----|
| R7  | R6 | R5 | R4  | R3 | R2 | R1 | R0  | G7 | G6 | G5 | G4   | G3 | G2 | G1 | G0 | В7 | В6 | B5 | В4   | ВЗ | B2 | В1 | В0  | R7 | R6 | R5 | R4   | R3 | R2 | R1 | R0  |

■ END = 0; CO = 0

#### 16bpp

| М | SB   | B  | yte 1 | 1  |    | L  | .SB | MS | В  | В  | yte2 | 2  |    | LSB | }  | MS | В  | В  | yte3 | 3  |    | LS | SB | MS | В  | В  | yte4 | ļ  |    | LS | В  |
|---|------|----|-------|----|----|----|-----|----|----|----|------|----|----|-----|----|----|----|----|------|----|----|----|----|----|----|----|------|----|----|----|----|
| G | 2 G1 | G0 | B4    | ВЗ | B2 | В1 | В0  | R4 | R3 | R2 | R1   | R0 | G5 | G4  | G3 | G2 | G1 | G0 | В4   | ВЗ | B2 | В1 | В0 | R4 | R3 | R2 | R1   | R0 | G5 | G4 | G3 |

#### 18bpp

| MS | В  | В  | yte | 1  |    | L  | SB | MS | В  | В  | yte2 | 2  |    | L  | SB | MS | В  | Е  | Byte | 3  |    | L  | SB | MS | В  | Е  | yte | 4  |    | L  | .SB |
|----|----|----|-----|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|-----|----|----|----|-----|
| G1 | G0 | B5 | B4  | ВЗ | B2 | В1 | во | R3 | R2 | R1 | R0   | G5 | G4 | G3 | G2 | B5 | В4 | ВЗ | B2   | В1 | ВО | R5 | R4 | R1 | R0 | G5 | G4  | G3 | G2 | G1 | G0  |

### 24bpp

| MS | В  | В  | yte | 1  |    | L  | .SB | MS | В  | В  | yte2 | 2  |    | L  | .SB | MS | В  | Е  | Byte | 3  |    | L  | .SB | MS | ВВ | E  | Byte | 4  |    | L  | SB |
|----|----|----|-----|----|----|----|-----|----|----|----|------|----|----|----|-----|----|----|----|------|----|----|----|-----|----|----|----|------|----|----|----|----|
| В7 | В6 | B5 | В4  | ВЗ | B2 | В1 | В0  | G7 | G6 | G5 | G4   | G3 | G2 | G1 | G0  | R7 | R6 | R5 | R4   | R3 | R2 | R1 | R0  | R7 | R6 | R5 | R4   | R3 | R2 | R1 | R0 |

Solomon Systech Mar 2010 | P 68/71 | Rev 0.70 | SSD2805C

■ END = 1; CO = 1

16bpp

| MSE | В  | В  | yte | 1  |    | L  | .SB | MS | В  | В  | yte2 | 2  |    | L  | .SB | MS | В  | Е  | Byte | 3  |    | L  | .SB | MS | В  | E  | Byte | 4  |    | L  | .SB |
|-----|----|----|-----|----|----|----|-----|----|----|----|------|----|----|----|-----|----|----|----|------|----|----|----|-----|----|----|----|------|----|----|----|-----|
| B4  | ВЗ | В2 | B1  | ВО | G5 | G4 | G3  | G2 | G1 | G0 | R4   | R3 | R2 | R1 | R0  | В4 | ВЗ | B2 | В1   | В0 | G5 | G4 | G3  | G2 | G1 | G0 | R4   | R3 | R2 | R1 | R0  |

18bpp

| MSB   | Byte 1   | LSB      | MSB   | Byte2   | LSB         | MSB   | Byte3    | LSB      | MSB   | Byte4   | LSB      |
|-------|----------|----------|-------|---------|-------------|-------|----------|----------|-------|---------|----------|
| B5 B4 | B3 B2 B1 | B0 G5 G4 | G3 G2 | G1 G0 F | R5 R4 R3 R2 | R1 R0 | B5 B4 B3 | B2 B1 B0 | G5 G4 | G3 G2 G | G0 R5 R4 |

24bpp

| M  | SB  |   | В  | yte | 1  |    | L  | .SB | MS | В  | В  | yte2 | 2  |    | L  | SB | MS | В  | В  | yte | 3  |    | L  | .SB | MS | В  | Е  | Byte | 4  |    | L  | .SB |
|----|-----|---|----|-----|----|----|----|-----|----|----|----|------|----|----|----|----|----|----|----|-----|----|----|----|-----|----|----|----|------|----|----|----|-----|
| В7 | ' B | 6 | B5 | В4  | ВЗ | B2 | В1 | В0  | G7 | G6 | G5 | G4   | G3 | G2 | G1 | G0 | R7 | R6 | R5 | R4  | R3 | R2 | R1 | R0  | R7 | R6 | R5 | R4   | R3 | R2 | R1 | R0  |

■ END = 0; CO = 1

16bpp

| MS | В  | В  | yte | 1  |    | L  | SB | MS | В  | В  | yte | 2  |    | L  | .SB | MS | В  | В  | yte | 3  | Ŭ  | L  | .SB | MS | В  | E  | Byte | 4  |    | L  | .SB |
|----|----|----|-----|----|----|----|----|----|----|----|-----|----|----|----|-----|----|----|----|-----|----|----|----|-----|----|----|----|------|----|----|----|-----|
| G2 | G1 | G0 | R4  | R3 | R2 | R1 | R0 | B4 | ВЗ | В2 | В1  | во | G5 | G4 | G3  | G2 | G1 | G0 | R4  | R3 | R2 | R1 | R0  | B4 | ВЗ | В2 | В1   | ВО | G5 | G4 | G3  |

18bpp

| ı | MSB   | Byte  | 1     |    | .SB | MS | В  | В  | yte2 | 2  |    | L  | SB | MS | В  | В  | Byte | 3  |    | L  | .SB | MS | В  | Е  | Byte | 4  |    | L  | SB |
|---|-------|-------|-------|----|-----|----|----|----|------|----|----|----|----|----|----|----|------|----|----|----|-----|----|----|----|------|----|----|----|----|
| ( | G1 G0 | R5 R4 | R3 R2 | R1 | R0  | ВЗ | В2 | В1 | В0   | G5 | G4 | G3 | G2 | R5 | R4 | R3 | R2   | R1 | R0 | B5 | B4  | В1 | В0 | G5 | G4   | G3 | G2 | G1 | G0 |

24bpp

| MS | MSB Byte 1 |    | LSB |    |    | MSB Byte2 |    |    |    | 2  | LSB |    |    |    | MSB |    | Byte3 |    |    | L  | .SB | MSB |    | E  | Byte4 |    |    | LSB |    |    |    |
|----|------------|----|-----|----|----|-----------|----|----|----|----|-----|----|----|----|-----|----|-------|----|----|----|-----|-----|----|----|-------|----|----|-----|----|----|----|
| R7 | R6         | R5 | R4  | R3 | R2 | R1        | R0 | G7 | G6 | G5 | G4  | G3 | G2 | G1 | G0  | В7 | В6    | B5 | В4 | ВЗ | B2  | В1  | В0 | R7 | R6    | R5 | R4 | R3  | R2 | R1 | R0 |

 SSD2805C
 Rev 0.760
 P 69/71
 Mar 2010
 Solomon Systech



Solomon Systech reserves the right to make changes without notice to any products herein. Solomon Systech makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Solomon Systech assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any, and all, liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typical" must be validated for each customer application by the customer's technical experts. Solomon Systech does not convey any license under its patent rights nor the rights of others. Solomon Systech products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Solomon Systech product could create a situation where personal injury or death may occur. Should Buyer purchase or use Solomon Systech products for any such unintended or unauthorized application, Buyer shall indemnify and hold Solomon Systech and its offices, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Solomon Systech was negligent regarding the design or manufacture of the part.

http://www.solomon-systech.com

Solomon Systech Mar 2010 | P 70/71 | Rev 0.70 | SSD2805C

Appendix: IC Revision history of SSD2805C Application Note

| Version | Change Items                                                  | <b>Effective Date</b> |
|---------|---------------------------------------------------------------|-----------------------|
| 0.10    | 1 <sup>st</sup> Release                                       | 15-Nov-05             |
|         |                                                               |                       |
| 0.20    | The whole document information changed for SSD2805C           | 5-Aug-08              |
| 0.30    | Added pin mapping for MCU and RGB interfaces.                 | 28-Nov-08             |
| 0.40    | Added 0xFA register table                                     | 16 Dec 08             |
| 0.50    | Revised the name and description Bit 8 of register 0xD6       | 1 Apr 09              |
| 0.60    | Updated section 3.4 Readback for the register setting of 0xCE | 6 Jan 10              |
| 0.70    | Updated the PLL multiplication for 2 lanes mode and corrected | 02 Mar 10             |
|         | the maximum size of MS and LS to ML and LL buffer             |                       |



 SSD2805C
 Rev 0.760
 P 71/71
 Mar 2010
 Solomon Systech