

# APPLICATION NOTE (DOC No. HX8357-B-AN)

## <sup>>></sup>НХ8357-В

320RGB x 480 dot, 262K color, with internal GRAM,TFT Mobile Single Chip Driver *Version 1.04 July, 2011* 

Himax Technologies, Inc. http://www.himax.com.tw





320RGB x 480 dot, 262K color, with internal GRAM, TFT Mobile Single Chip Driver

#### List of Contents

July, 2011

| 1. | HX835 | 7-B Reference FPC circuit and Initial code                                          |      |
|----|-------|-------------------------------------------------------------------------------------|------|
|    | 1.1   | CMO's F03509/F03511/F03206 panel                                                    | 3    |
|    | 1.1.1 | HX8357-B MPU interface reference FPC circuit for CMO's F03509/F03511/F03206 panel   | 3    |
|    | 1.1.2 | HX8357-B MPU interface reference initial code for CMO's F03509 panel                |      |
|    | 1.1.3 | HX8357-B MPU interface reference initial code for CMO's F03511 panel                |      |
|    | 1.1.4 | HX8357-B MPU interface reference initial code for CMO's F03206 panel                | 6    |
|    | 1.2   | Tianma's TM035NYH01/TM035PYHV1/TM032PYHV1 panel                                     | 7    |
|    | 1.2.1 | HX8357-B MPU interface reference FPC circuit for Tianma's TM035NYH01 / TM035PYHV1 / |      |
|    |       | TM032PYHV1 panel                                                                    | 7    |
|    | 1.2.2 | HX8357-B MPU interface reference initial code for Tianma's TM035NYH01 panel         | ٠. ٠ |
|    | 1.2.3 | HX8357-B MPU interface reference initial code for Tianma's TM035PYHV1 panel         |      |
|    | 1.2.4 | HX8357-B MPU interface reference initial code for Tianma's TM032PYHV1 panel         |      |
|    | 1.3   | BOE's 3.5 inch panel                                                                |      |
|    | 1.3.1 | HX8357-B MPU interface reference FPC circuit for BOE's 3.5 inch panel               | 12   |
|    | 1.3.2 | HX8357-B MPU interface reference initial code for BOE's 3.5 inch panel              | 13   |
|    | 1.4   | TRULY's 3.5 inch panel                                                              | 15   |
|    | 1.4.1 | HX8357-B MPU interface reference FPC circuit for TRULY's 3.5 inch panel             | 15   |
|    | 1.4.2 | HX8357-B MPU interface reference initial code for TRULY's 3.5 inch panel            | 16   |
|    | 1.5   | GP's GPN5035K21CG panel                                                             | 18   |
|    | 1.5.1 | HX8357-B MPU interface reference FPC circuit for GP's GPN5035K21CG panel            | 12   |
|    | 1.5.1 | HX8357-B MPU interface reference initial code for GP's GPN5035K21CG panel           | 10   |
|    | 1.5.2 | HX8357-B MPU interface reference initial code for GP's 3.2 inch panel               | 21   |
|    | 1.6   | AUO's 3.17 inch panel                                                               | 23   |
|    | 1.6.1 | HX8357-B MPU interface reference FPC circuit for AUO's 3.17 inch panel              |      |
|    | 1.6.2 | HX8357-B MPU interface reference initial code for AUO's 3.17 inch panel             |      |
|    | 1.0.2 | HSD 3.5 inch panel                                                                  |      |
|    | 1.7.1 | HX8357-B MPU interface reference initial code for HSD's 3.5 inch panel              | 26   |
|    | 1.7.1 | HX8357-B MPU interface reference initial code for HSD's 3.5 inch panel              |      |
|    | 1.7.2 | CPT 3.5 inch panel                                                                  | 20   |
|    | 1.8.1 | HX8357-B MPU interface reference initial code for CPT's 3.5 inch panel              |      |
| 2  |       | TA0337-B MPO INTERIACE REFERENCE WILLIAM CODE FOR G. S. S. S. S. HICH Parier        | 20   |
| ۷. | 2.4   | For Reference                                                                       | 30   |
|    | 2.1   | Pood Product ID_TypeD                                                               | 30   |
|    | 2.3   | Read Product ID TypeC                                                               | 30   |
|    | 2.4   | Sleep Out                                                                           | 24   |
|    | 2.4   | Display Off                                                                         | 21   |
|    |       | Display On                                                                          | ა I  |
|    | 2.6   | CABC Function                                                                       | 31   |
|    | 2.7   | UI Mode                                                                             | 32   |
|    | 2.6.1 |                                                                                     |      |
|    |       | Still Mode                                                                          |      |
|    |       | Moving Mode                                                                         |      |
| _  | 2.8   | CABC Off                                                                            |      |
| 3. |       | rogramming                                                                          |      |
|    | 3.1   | OTP Table                                                                           |      |
|    | 3.2   | OTP Programming Flow                                                                |      |
|    | 3.3   | OTP Programming Sequence                                                            |      |
|    | 3.4   | OTP Read Flow                                                                       |      |
|    | 3.5   | OTP Programming circuit                                                             | 36   |
| л  |       | ON MICTORY                                                                          | 27   |

## <sup>>></sup> HX8357-B





## List of Figures

July, 2011

| Figure 1.1: MPU mode Reference FPC Circuit for CMO's F03509/F03511/F03206 panel  Figure 1.2: MPU mode Reference FPC Circuit for Tianma's TM035NYH01 / TM032PYHV1 / TM032PYHV1 panel  Figure 1.3: MPU mode Reference FPC Circuit for BOE's 3.5 inch panel  Figure 1.4: MPU mode Reference FPC Circuit for TRULY's 3.5 inch panel  Figure 1.5: MPU mode Reference FPC Circuit for GP's GPN5035K21CG panel  Figure 1.6: MPU mode Reference FPC Circuit for AUO 3.17 inch panel  Figure 1.7: MPU mode Reference FPC Circuit for HSD 3.5 inch panel  Figure 3.1: OTP Programming Sequence  Figure 3.2: OTP Read Sequence | 715182326 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |

## <sup>>></sup>НХ8357-В

320RGB x 480 dot, 262K color, with internal GRAM, TFT Mobile Single Chip Driver



Version 01 July, 2011

#### 1. HX8357-B Reference FPC circuit and Initial code

1.1 CMO's F03509/F03511/F03206 panel

1.1.1 HX8357-B MPU interface reference FPC circuit for CMO's F03509/F03511/F03206 panel



Figure 1.1: MPU mode Reference FPC Circuit for CMO's F03509/F03511/F03206 panel



#### 1.1.2 HX8357-B MPU interface reference initial code for CMO's F03509 panel

```
void LCD_Initial_HX8357B_CMO_F03509(void)
  All Power On();
                             // VCI=IOVCC=2.8V
  DelayX1ms(10);
  HW RESET();
                              // Hardware Reset
  DelayX1ms(10);
  Set NOKIA_8B_CMD(0x11);
                             //Sleep Out
  DelayX1ms(120);
  Set_NOKIA_8B_CMD(0xB4);
                             //Set RM, DM
  Set_NOKIA_8B_PA(0x00); //
  Set NOKIA 8B CMD(0xC8);
                             //Set Gamma
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B PA(0x57);
  Set_NOKIA_8B_PA(0x04);
  Set_NOKIA_8B_PA(0x60);
  Set_NOKIA_8B_PA(0x00);
  Set_NOKIA_8B_PA(0x1E);
  Set_NOKIA_8B_PA(0x37);
  Set_NOKIA_8B_PA(0x02);
  Set_NOKIA_8B_PA(0x77);
  Set NOKIA 8B PA(0x06);
  Set NOKIA 8B PA(0x0F);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B CMD(0xD0);
                              //Set Powe
                              //DDVDH
  Set NOKIA 8B PA(0x44);
  Set_NOKIA_8B_PA(0x41);
                              //VREG1
  Set_NOKIA_8B_PA(0x08);
  Set NOKIA 8B CMD(0xD1);
                              //Set VCOM
  Set NOKIA 8B PA(0x28);
                              //VCOMH
  Set NOKIA 8B PA(0x14);
                              //VCOML
  Set NOKIA 8B CMD(0xD2);
                              //Set NOROW
  Set_NOKIA_8B_PA(0x05);
                             //SAP
                              //DC10/00
  Set_NOKIA_8B_PA(0x12);
  Set_NOKIA_8B_CMD(0xE9);
                              //Set Panel
  Set_NOKIA_8B_PA(0x01);
  Set_NOKIA_8B_CMD(0xEA);
                             //Set STBA
  Set NOKIA 8B PA(0x03);
  Set NOKIA 8B PA(0x00);
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B CMD(0x29); //Display On
  DelayX1ms(5);
```

}





#### 1.1.3 HX8357-B MPU interface reference initial code for CMO's F03511 panel

```
void LCD_Initial_HX8357B_CMO_F03511(void)
  All Power On();
                              // VCI=IOVCC=2.8V
  DelayX1ms(10);
  HW RESET();
                              // Hardware Reset
  DelayX1ms(10);
  Set NOKIA 8B CMD(0x11);
                             //Sleep Out
  DelayX1ms(120);
  Set_NOKIA_8B_CMD(0xB4);
                             //Set RM, DM
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B CMD(0xC0);
                             //Set PANEL
  Set NOKIA 8B PA(0x14);
  Set NOKIA 8B PA(0x3B);
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B PA(0x02);
  Set NOKIA 8B PA(0x11);
  Set_NOKIA_8B_CMD(0xC8);
                             //Set Gamma
  Set NOKIA 8B PA(0x00);
  Set_NOKIA_8B_PA(0x15);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B PA(0x22);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B PA(0x08);
  Set NOKIA 8B PA(0x77);
  Set NOKIA 8B PA(0x26);
  Set_NOKIA_8B_PA(0x77);
  Set_NOKIA_8B_PA(0x22);
  Set_NOKIA_8B_PA(0x04);
  Set NOKIA 8B PA(0x00);
  Set_NOKIA_8B_CMD(0xD0);
                              //Set Power
  Set_NOKIA_8B_PA(0x44);
                              //DDVDH
  Set_NOKIA_8B_PA(0x41);
                              //VREG1
  Set_NOKIA_8B_PA(0x06);
  Set_NOKIA_8B_CMD(0xD1);
                              //Set VCOM
  Set_NOKIA_8B_PA(0x42);
                              //VCOMH
  Set_NOKIA_8B_PA(0x0F);
                              //VCOML
  Set_NOKIA_8B_CMD(0xD2);
                              //Set NOROW
  Set NOKIA 8B PA(0x05);
                              //SAP
  Set NOKIA 8B PA(0x12);
                              //DC10/00
  Set NOKIA 8B CMD(0xE9);
                             //Set Panel
  Set_NOKIA_8B_PA(0x01);
  Set_NOKIA_8B_CMD(0xEA);
                             //Set STBA
  Set NOKIA 8B PA(0x03);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B CMD(0x29);
                             //Display On
  DelayX1ms(5):
```



#### 1.1.4 HX8357-B MPU interface reference initial code for CMO's F03206 panel

```
void LCD_Initial_HX8357B_CMO_F03206(void)
  All Power On();
                              // VCI=IOVCC=2.8V
  DelayX1ms(10);
  HW RESET();
                              // Hardware Reset
  DelayX1ms(10);
  Set NOKIA 8B CMD(0x11);
                             //Sleep Out
  DelayX1ms(120);
  Set_NOKIA_8B_CMD(0xB4);
                             //Set RM, DM
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B CMD(0xC0);
                             //Set PANEL
  Set NOKIA 8B PA(0x14);
  Set NOKIA 8B PA(0x3B);
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B PA(0x02);
  Set NOKIA 8B PA(0x11);
  Set_NOKIA_8B_CMD(0xC8);
                             //Set Gamma
  Set NOKIA 8B PA(0x00);
  Set_NOKIA_8B_PA(0x25);
  Set NOKIA 8B PA(0x11);
  Set NOKIA 8B PA(0x14);
  Set NOKIA 8B PA(0x04);
  Set NOKIA 8B PA(0x0C);
  Set NOKIA 8B PA(0x66);
  Set NOKIA 8B PA(0x25);
  Set_NOKIA_8B_PA(0x77);
  Set_NOKIA_8B_PA(0x41);
  Set_NOKIA_8B_PA(0x07);
  Set NOKIA 8B PA(0x08);
  Set_NOKIA_8B_CMD(0xD0);
                              //Set Power
  Set_NOKIA_8B_PA(0x44);
                              //DDVDH
  Set_NOKIA_8B_PA(0x41);
                              //VREG1
  Set_NOKIA_8B_PA(0x07);
  Set_NOKIA_8B_CMD(0xD1);
                              //Set VCOM
  Set_NOKIA_8B_PA(0x48);
                              //VCOMH
  Set_NOKIA_8B_PA(0x0F);
                              //VCOML
  Set_NOKIA_8B_CMD(0xD2);
                              //Set NOROW
  Set NOKIA 8B PA(0x05);
                              //SAP
  Set NOKIA 8B PA(0x12);
                              //DC10/00
  Set NOKIA 8B CMD(0xE9);
                             //Set Panel
  Set_NOKIA_8B_PA(0x01);
  Set_NOKIA_8B_CMD(0xEA);
                             //Set STBA
  Set NOKIA 8B PA(0x03);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B CMD(0x29);
                             //Display On
  DelayX1ms(5):
}
```



#### 1.2 Tianma's TM035NYH01/TM035PYHV1/TM032PYHV1 panel

# 1.2.1 HX8357-B MPU interface reference FPC circuit for Tianma's TM035NYH01 / TM035PYHV1 / TM032PYHV1 panel



Figure 1.2: MPU mode Reference FPC Circuit for Tianma's TM035NYH01 / TM032PYHV1 / TM032PYHV1 panel





# 1.2.2 HX8357-B MPU interface reference initial code for Tianma's TM035NYH01 panel

```
void LCD_Initial_HX8357B_TM035NYH01(void)
{
    TBD
}
```







# 1.2.3 HX8357-B MPU interface reference initial code for Tianma's TM035PYHV1 panel

```
void LCD_Initial_HX8357B_TM035PYHV1(void)
{
    TBD
}
```







## 1.2.4 HX8357-B MPU interface reference initial code for Tianma's TM032PYHV1 panel

```
void LCD_Initial_HX8357B_TM032PYHV1(void)
                              // VCI=IOVCC=2.8V
  All Power On();
  DelayX1ms(10);
  HW RESET();
                              // Hardware Reset
  DelayX1ms(10);
  Set_NOKIA_8B_CMD(0x11);
                              //Sleep Out
  DelayX1ms(120);
  Set NOKIA 8B CMD(0xB4);
                             //Set RM, DM
  Set NOKIA 8B PA(0x00); //
  Set NOKIA 8B CMD(0xC8);
                             //Set Gamma
  Set NOKIA 8B PA(0x01);
  Set NOKIA 8B PA(0x36);
  Set NOKIA 8B PA(0x50);
  Set NOKIA 8B PA(0x34);
  Set NOKIA 8B PA(0x03);
  Set NOKIA 8B PA(0x18);
  Set_NOKIA_8B_PA(0x72);
  Set_NOKIA_8B_PA(0x14);
  Set_NOKIA_8B_PA(0x67);
  Set_NOKIA_8B_PA(0x43);
  Set_NOKIA_8B_PA(0x0C);
  Set NOKIA 8B PA(0x06);
                              //Set Power
  Set NOKIA 8B CMD(0xD0);
                             //DDVDH
  Set NOKIA 8B PA(0x44);
  Set NOKIA 8B PA(0x41);
                              //VREG1
  Set_NOKIA_8B_PA(0x08);
  Set NOKIA 8B CMD(0xD1);
                              //Set VCOM
  Set_NOKIA_8B_PA(0x51);
                              //VCOMH
  Set NOKIA 8B PA(0x13);
                              //VCOML
  Set NOKIA 8B CMD(0xD2);
                              //Set NOROW
  Set NOKIA 8B PA(0x05);
                             //SAP
  Set_NOKIA_8B_PA(0x12);
                              //DC10/00
  Set NOKIA 8B CMD(0xE9);
                             //Set Panel
  Set_NOKIA_8B_PA(0x01);
  Set_NOKIA_8B_CMD(0xEA);
                             //Set STBA
  Set_NOKIA_8B_PA(0x03);
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B PA(0x00);
  Set_NOKIA_8B_CMD(0xEE);
                             //Set EQ
  Set_NOKIA_8B_PA(0x13);
  Set_NOKIA_8B_PA(0x00);
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B PA(0x13);
```





```
Set_NOKIA_8B_CMD(0xED);
                             //Set DIR TIM
  Set_NOKIA_8B_PA(0x13);
  Set NOKIA 8B PA(0x13);
  Set_NOKIA_8B_PA(0xA2);
  Set_NOKIA_8B_PA(0xA2);
  Set_NOKIA_8B_PA(0xA3);
  Set_NOKIA_8B_PA(0xA3);
  Set_NOKIA_8B_PA(0x13);
  Set_NOKIA_8B_PA(0x13);
  Set_NOKIA_8B_PA(0x13);
  Set_NOKIA_8B_PA(0x13);
  Set_NOKIA_8B_PA(0xAE);
  Set_NOKIA_8B_PA(0xAE);
  Set_NOKIA_8B_PA(0x13);
  Set_NOKIA_8B_PA(0xA2);
  Set_NOKIA_8B_PA(0x13);
  Set_NOKIA_8B_CMD(0x29);
                             //Display On
  DelayX1ms(5);
}
```



#### 1.3 BOE's 3.5 inch panel

#### 1.3.1 HX8357-B MPU interface reference FPC circuit for BOE's 3.5 inch panel



Figure 1.3: MPU mode Reference FPC Circuit for BOE's 3.5 inch panel





#### 1.3.2 HX8357-B MPU interface reference initial code for BOE's 3.5 inch panel

```
void LCD_Initial_HX8357B_BOE_3_5(void)
  All Power On();
                              // VCI=IOVCC=2.8V
  DelayX1ms(10);
  HW RESET();
                              // Hardware Reset
  DelayX1ms(10);
  Set NOKIA 8B CMD(0x11);
                             //Sleep Out
  DelayX1ms(120);
  Set_NOKIA_8B_CMD(0xB4);
                             //Set RM, DM
  Set_NOKIA_8B_PA(0x00); //
  Set NOKIA 8B CMD(0xC0);
                             //Set PANEL
  Set NOKIA 8B PA(0x14);
  Set NOKIA 8B PA(0x3B);
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B PA(0x02);
  Set NOKIA 8B PA(0x11);
  Set_NOKIA_8B_CMD(0xC8);
                             //Set Gamma
  Set NOKIA 8B PA(0x00);
  Set_NOKIA_8B_PA(0x25);
  Set NOKIA 8B PA(0x11);
  Set NOKIA 8B PA(0x21);
  Set NOKIA 8B PA(0x09);
  Set NOKIA 8B PA(0x0C);
  Set NOKIA 8B PA(0x66);
  Set NOKIA 8B PA(0x25);
  Set_NOKIA_8B_PA(0x77);
  Set_NOKIA_8B_PA(0x12);
  Set_NOKIA_8B_PA(0x06);
  Set NOKIA 8B PA(0x12);
  Set_NOKIA_8B_CMD(0xD0);
                              //Set Power
  Set_NOKIA_8B_PA(0x45);
                             //DDVDH
  Set_NOKIA_8B_PA(0x41);
                              /VREG1
  Set_NOKIA_8B_PA(0x02);
  Set_NOKIA_8B_CMD(0xD1);
                              //Set VCOM
  Set_NOKIA_8B_PA(0x41);
                              //VCOMH
  Set_NOKIA_8B_PA(0x0F);
                              //VCOML
  Set_NOKIA_8B_CMD(0xD2);
                              //Set NOROW
  Set NOKIA 8B PA(0x05);
                              //SAP
  Set NOKIA 8B PA(0x12);
                              //DC10/00
  Set NOKIA 8B CMD(0xE9);
                             //Set Panel
  Set_NOKIA_8B_PA(0x01);
  Set_NOKIA_8B_CMD(0xEA);
                             //Set STBA
  Set NOKIA 8B PA(0x03);
  Set NOKIA 8B PA(0x00);
```

Set NOKIA 8B PA(0x00);



```
Set_NOKIA_8B_CMD(0xEE);
                           //Set EQ
Set_NOKIA_8B_PA(0x00);
Set NOKIA 8B PA(0x00);
Set NOKIA 8B PA(0x00);
Set NOKIA 8B PA(0x00);
Set_NOKIA_8B_CMD(0xED);
                           //Set DIR TIM
Set_NOKIA_8B_PA(0x00);
Set_NOKIA_8B_PA(0x00);
Set_NOKIA_8B_PA(0xA2);
Set_NOKIA_8B_PA(0xA2);
Set_NOKIA_8B_PA(0xA2);
Set_NOKIA_8B_PA(0xA2);
Set_NOKIA_8B_PA(0x00);
Set NOKIA 8B PA(0x00);
Set_NOKIA_8B_PA(0x00);
Set_NOKIA_8B_PA(0x00);
Set_NOKIA_8B_PA(0xAE);
Set_NOKIA_8B_PA(0xAE);
Set_NOKIA_8B_PA(0x01);
Set NOKIA 8B PA(0xA2);
Set_NOKIA_8B_PA(0x00);
Set NOKIA 8B CMD(0x29);
                           //Display On
DelayX1ms(5);
```

}



#### 1.4 TRULY's 3.5 inch panel

#### 1.4.1 HX8357-B MPU interface reference FPC circuit for TRULY's 3.5 inch panel



Figure 1.4: MPU mode Reference FPC Circuit for TRULY's 3.5 inch panel



#### 1.4.2 HX8357-B MPU interface reference initial code for TRULY's 3.5 inch panel

```
void LCD_Initial_HX8357B_TRULY_3_5(void)
  All Power On();
                             // VCI=IOVCC=2.8V
  DelayX1ms(10);
  HW RESET();
                             // Hardware Reset
  DelayX1ms(10);
  Set NOKIA 8B CMD(0x11);
                             //Sleep Out
  DelayX1ms(120);
  Set_NOKIA_8B_CMD(0xB4);
                             //Set RM, DM
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B CMD(0xC0);
                             //Set PANEL
  Set NOKIA 8B PA(0x14);
  Set NOKIA 8B PA(0x3B);
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B PA(0x02);
  Set NOKIA 8B PA(0x11);
  Set_NOKIA_8B_CMD(0xC8);
                             //Set Gamma
  Set NOKIA 8B PA(0x00);
  Set_NOKIA_8B_PA(0x26);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B PA(0x20);
  Set NOKIA 8B PA(0x07);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B PA(0x77);
  Set NOKIA 8B PA(0x15);
  Set_NOKIA_8B_PA(0x77);
  Set_NOKIA_8B_PA(0x02);
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B PA(0x0E);
  Set_NOKIA_8B_CMD(0xD0);
                             //Set Power
  Set_NOKIA_8B_PA(0x44);
                             //DDVDH
  Set_NOKIA_8B_PA(0x41);
                              /VREG1
  Set_NOKIA_8B_PA(0x06);
  Set_NOKIA_8B_CMD(0xD1);
                              //Set VCOM
  Set_NOKIA_8B_PA(0x5E);
                             //VCOMH
  Set_NOKIA_8B_PA(0x10);
                             //VCOML
  Set_NOKIA_8B_CMD(0xD2);
                             //Set NOROW
  Set NOKIA 8B PA(0x05);
                             //SAP
  Set NOKIA 8B PA(0x12);
                             //DC10/00
  Set NOKIA 8B CMD(0xE9);
                             //Set Panel
  Set_NOKIA_8B_PA(0x01);
  Set_NOKIA_8B_CMD(0xEA);
                             //Set STBA
  Set NOKIA 8B PA(0x03);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B PA(0x00);
```



```
Set_NOKIA_8B_CMD(0xEE);
                           //Set EQ
Set_NOKIA_8B_PA(0x00);
Set NOKIA 8B PA(0x00);
Set NOKIA 8B PA(0x00);
Set NOKIA 8B PA(0x00);
Set_NOKIA_8B_CMD(0xED);
                           //Set DIR TIM
Set_NOKIA_8B_PA(0x00);
Set_NOKIA_8B_PA(0x00);
Set_NOKIA_8B_PA(0xA2);
Set_NOKIA_8B_PA(0xA2);
Set_NOKIA_8B_PA(0xA2);
Set_NOKIA_8B_PA(0xA2);
Set_NOKIA_8B_PA(0x00);
Set NOKIA 8B PA(0x00);
Set_NOKIA_8B_PA(0x00);
Set_NOKIA_8B_PA(0x00);
Set_NOKIA_8B_PA(0xAE);
Set_NOKIA_8B_PA(0xAE);
Set_NOKIA_8B_PA(0x01);
Set NOKIA 8B PA(0xA2);
Set_NOKIA_8B_PA(0x00);
Set NOKIA 8B CMD(0x29);
                           //Display On
DelayX1ms(5);
```

}



#### 1.5 GP's GPN5035K21CG panel

# 1.5.1 HX8357-B MPU interface reference FPC circuit for GP's GPN5035K21CG panel



Figure 1.5: MPU mode Reference FPC Circuit for GP's GPN5035K21CG panel



# 1.5.2 HX8357-B MPU interface reference initial code for GP's GPN5035K21CG panel

```
void LCD_Initial_HX8357B_GPN5035K21CG(void)
                             // VCI=IOVCC=2.8V
  All Power On();
  DelayX1ms(10);
  HW RESET();
                             // Hardware Reset
  DelayX1ms(10);
  Set_NOKIA_8B_CMD(0x11);
                             //Sleep Out
  DelayX1ms(120);
  Set NOKIA 8B CMD(0xB4);
                             //Set RM, DM
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B CMD(0xC8);
                             //Set Gamma
  Set NOKIA 8B PA(0x01);
  Set NOKIA 8B PA(0x36);
  Set NOKIA 8B PA(0x50);
  Set NOKIA 8B PA(0x34);
  Set NOKIA 8B PA(0x03);
  Set NOKIA 8B PA(0x18);
  Set_NOKIA_8B_PA(0x72);
  Set_NOKIA_8B_PA(0x14);
  Set NOKIA 8B PA(0x67);
  Set_NOKIA_8B_PA(0x43);
  Set_NOKIA_8B_PA(0x0C);
  Set NOKIA 8B PA(0x06);
                             //Set Power
  Set NOKIA 8B CMD(0xD0);
                             //DDVDH
  Set NOKIA 8B PA(0x44);
  Set NOKIA 8B PA(0x41);
                              //VREG1
  Set_NOKIA_8B_PA(0x08);
  Set NOKIA 8B CMD(0xD1);
                             //Set VCOM
  Set_NOKIA_8B_PA(0x51);
                             //VCOMH
  Set NOKIA 8B PA(0x13);
                             //VCOML
  Set NOKIA 8B CMD(0xD2);
                             //Set NOROW
  Set NOKIA 8B PA(0x05);
                             //SAP
  Set_NOKIA_8B_PA(0x12);
                             //DC10/00
  Set NOKIA 8B CMD(0xE9);
                             //Set Panel
  Set_NOKIA_8B_PA(0x01);
  Set_NOKIA_8B_CMD(0xEA);
                             //Set STBA
  Set_NOKIA_8B_PA(0x03);
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B PA(0x00);
  Set_NOKIA_8B_CMD(0xEE);
                             //Set EQ
  Set_NOKIA_8B_PA(0x13);
  Set_NOKIA_8B_PA(0x00);
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B PA(0x13);
```





```
Set_NOKIA_8B_CMD(0xED);
                             //Set DIR TIM
  Set_NOKIA_8B_PA(0x13);
  Set NOKIA 8B PA(0x13);
  Set_NOKIA_8B_PA(0xA2);
  Set_NOKIA_8B_PA(0xA2);
  Set_NOKIA_8B_PA(0xA3);
  Set_NOKIA_8B_PA(0xA3);
  Set_NOKIA_8B_PA(0x13);
  Set_NOKIA_8B_PA(0x13);
  Set_NOKIA_8B_PA(0x13);
  Set_NOKIA_8B_PA(0x13);
  Set_NOKIA_8B_PA(0xAE);
  Set_NOKIA_8B_PA(0xAE);
  Set_NOKIA_8B_PA(0x13);
  Set_NOKIA_8B_PA(0xA2);
  Set_NOKIA_8B_PA(0x13);
  Set_NOKIA_8B_CMD(0x29);
                             //Display On
  DelayX1ms(5);
}
```



#### 1.5.3 HX8357-B MPU interface reference initial code for GP's 3.2 inch panel

```
void LCD_Initial_HX8357B_3_2(void)
  All Power On();
                             // VCI=IOVCC=2.8V
  DelayX1ms(10);
  HW RESET();
                             // Hardware Reset
  DelayX1ms(10);
  Set NOKIA 8B CMD(0x11); //Sleep Out
  DelayX1ms(120);
  Set_NOKIA_8B_CMD(0xB4);
                            //Set RM, DM
  Set_NOKIA_8B_PA(0x00); //
  Set NOKIA 8B CMD(0xC0); //Set PANEL
  Set NOKIA 8B PA(0x14);
  Set NOKIA 8B PA(0x3B);
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B PA(0x02);
  Set NOKIA 8B PA(0x11);
  Set_NOKIA_8B_CMD(0xC8);
                             //Set Gamma
  Set NOKIA 8B PA(0x20);
  Set_NOKIA_8B_PA(0x27);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B PA(0x22);
  Set NOKIA 8B PA(0x0F);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B PA(0x77);
  Set NOKIA 8B PA(0x05);
  Set_NOKIA_8B_PA(0x75);
  Set_NOKIA_8B_PA(0x22);
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B PA(0x1E);
                             //Set Power
  Set_NOKIA_8B_CMD(0xD0);
  Set_NOKIA_8B_PA(0x44);
                             //DDVDH
  Set_NOKIA_8B_PA(0x41);
                              /VREG1
  Set_NOKIA_8B_PA(0x05);
  Set_NOKIA_8B_CMD(0xD1);
                              //Set VCOM
  Set_NOKIA_8B_PA(0x51);
                             //VCOMH
  Set_NOKIA_8B_PA(0x10);
                             //VCOML
  Set_NOKIA_8B_CMD(0xD2);
                             //Set NOROW
  Set NOKIA 8B PA(0x05);
                             //SAP
  Set NOKIA 8B PA(0x12);
                             //DC10/00
  Set NOKIA 8B CMD(0xE9);
                             //Set Panel
  Set_NOKIA_8B_PA(0x01);
  Set_NOKIA_8B_CMD(0xEA);
                             //Set STBA
  Set NOKIA 8B PA(0x03);
  Set NOKIA 8B PA(0x00);
```

Set NOKIA 8B PA(0x00);





```
Set NOKIA 8B CMD(0xEE); //Set EQ
Set NOKIA 8B PA(0x10);
Set_NOKIA_8B_PA(0x00);
Set NOKIA 8B PA(0x00);
Set NOKIA 8B PA(0x10);
Set NOKIA 8B CMD(0xED);
                          //Set DIR TIM
Set_NOKIA_8B_PA(0x10);
Set_NOKIA_8B_PA(0x10);
Set_NOKIA_8B_PA(0x9A);
Set_NOKIA_8B_PA(0x9A);
Set_NOKIA_8B_PA(0x9B);
Set_NOKIA_8B_PA(0x9B);
Set_NOKIA_8B_PA(0x10);
Set_NOKIA_8B_PA(0x10);
Set NOKIA 8B PA(0x10);
Set_NOKIA_8B_PA(0x10);
Set_NOKIA_8B_PA(0xAE);
Set_NOKIA_8B_PA(0xAE);
Set_NOKIA_8B_PA(0x10);
Set_NOKIA_8B_PA(0x9B);
Set_NOKIA_8B_PA(0x10);
Set_NOKIA_8B_CMD(0x29);
                           //Display On
DelayX1ms(5);
```

}



#### 1.6 AUO's 3.17 inch panel

#### 1.6.1 HX8357-B MPU interface reference FPC circuit for AUO's 3.17 inch panel



Figure 1.6: MPU mode Reference FPC Circuit for AUO 3.17 inch panel



#### 1.6.2 HX8357-B MPU interface reference initial code for AUO's 3.17 inch panel

```
void LCD_Initial_HX8357B_AUO_3_17(void)
  All Power On();
                              // VCI=IOVCC=2.8V
  DelayX1ms(10);
  HW RESET();
                              // Hardware Reset
  DelayX1ms(10);
  Set NOKIA 8B CMD(0x11);
                             //Sleep Out
  DelayX1ms(120);
  Set_NOKIA_8B_CMD(0xB4);
                             //Set RM, DM
  Set_NOKIA_8B_PA(0x00); //
  Set NOKIA 8B CMD(0xC0);
                             //Set PANEL
  Set NOKIA 8B PA(0x14);
  Set NOKIA 8B PA(0x3B);
  Set_NOKIA_8B_PA(0x00);
  Set_NOKIA_8B_PA(0x02);
  Set_NOKIA_8B_PA(0x11);
  Set_NOKIA_8B_PA(0x3C);
  Set NOKIA 8B CMD(0xC8);
                              //Set Gamma
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B PA(0x27);
  Set NOKIA 8B PA(0x10);
  Set NOKIA 8B PA(0x11);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B PA(0x0C);
  Set NOKIA 8B PA(0x76);
  Set_NOKIA_8B_PA(0x05);
  Set_NOKIA_8B_PA(0x77);
  Set_NOKIA_8B_PA(0x11);
  Set NOKIA 8B PA(0x06);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B CMD(0xD0);
                              //Set Power
  Set_NOKIA_8B_PA(0x44);
                              //DDVDH
  Set_NOKIA_8B_PA(0x41);
  Set_NOKIA_8B_PA(0x06);
                              //VREG1
  Set_NOKIA_8B_CMD(0xD1);
                             //Set VCOM
                              //VCOMH
  Set_NOKIA_8B_PA(0x52);
  Set NOKIA 8B PA(0x10);
                              //VCOML
  Set NOKIA 8B CMD(0xD2);
                              //Set NOROW
  Set NOKIA 8B PA(0x05);
                              //SAP
  Set_NOKIA_8B_PA(0x12);
                              //DC10/00
  Set NOKIA 8B CMD(0xE9);
                             //Set Panel
  Set_NOKIA_8B_PA(0x01);
  Set NOKIA 8B CMD(0xEA);
                             //Set STBA
  Set_NOKIA_8B_PA(0x03);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B PA(0x00);
```





```
Set NOKIA 8B CMD(0xEE);
                           //Set EQ
Set NOKIA 8B PA(0x15);
Set_NOKIA_8B_PA(0x00);
Set NOKIA 8B PA(0x00);
Set NOKIA 8B PA(0x15);
Set NOKIA 8B CMD(0xED);
                           //Set DIR TIM
Set_NOKIA_8B_PA(0x15);
Set_NOKIA_8B_PA(0x15);
Set_NOKIA_8B_PA(0xA2);
Set_NOKIA_8B_PA(0xA2);
Set_NOKIA_8B_PA(0xA3);
Set_NOKIA_8B_PA(0xA3);
Set_NOKIA_8B_PA(0x15);
Set_NOKIA_8B_PA(0x15);
Set NOKIA 8B PA(0x15);
Set_NOKIA_8B_PA(0x15);
Set_NOKIA_8B_PA(0xAE);
Set_NOKIA_8B_PA(0xAE);
Set_NOKIA_8B_PA(0x15);
Set_NOKIA_8B_PA(0xA2);
Set_NOKIA_8B_PA(0x15);
Set_NOKIA_8B_CMD(0x29);
                           //Display On
DelayX1ms(5);
```

}



#### 1.7 HSD 3.5 inch panel

#### 1.7.1 HX8357-B MPU interface reference initial code for HSD's 3.5 inch panel



Figure 1.7: MPU mode Reference FPC Circuit for HSD 3.5 inch panel



#### 1.7.2 HX8357-B MPU interface reference initial code for HSD's 3.5 inch panel

```
void LCD_Initial_HX8357B_HSD_3_5(void)
  All Power On();
                             // VCI=IOVCC=2.8V
  DelayX1ms(10);
  HW_RESET();
                             // Hardware Reset
  DelayX1ms(10);
  Set NOKIA 8B CMD(0x11); //Sleep Out
  DelayX1ms(120);
  Set_NOKIA_8B_CMD(0xB4); //Set RM, DM
  Set NOKIA 8B PA(0x00); /
  Set NOKIA 8B CMD(0xC0); //Set PANEL
  Set_NOKIA_8B_PA(0x14);
  Set NOKIA 8B PA(0x3B);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B PA(0x02);
  Set NOKIA 8B PA(0x11);
  Set NOKIA 8B CMD(0xC8);
                            //Set Gamma
  Set NOKIA 8B PA(0x00);
  Set_NOKIA_8B_PA(0x46);
  Set_NOKIA_8B_PA(0x14);
  Set_NOKIA_8B_PA(0x21);
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B PA(0x0E);
  Set_NOKIA_8B_PA(0x36);
  Set_NOKIA_8B_PA(0x13);
  Set NOKIA 8B PA(0x77);
  Set_NOKIA_8B_PA(0x12);
  Set_NOKIA_8B_PA(0x07);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B CMD(0xD0); //Set Power
  Set NOKIA 8B PA(0x44); //DDVDH
  Set NOKIA 8B PA(0x41);
  Set_NOKIA_8B_PA(0x05); //VREG1
  Set NOKIA_8B_CMD(0xD1);
                            //Set VCOM
  Set NOKIA 8B PA(0x23);
                           //VCOMH
  Set_NOKIA_8B_PA(0x10); //VCOML
  Set_NOKIA_8B_CMD(0xD2); //Set NOROW
  Set_NOKIA_8B_PA(0x05);
                          //SAP
  Set_NOKIA_8B_PA(0x12); //DC10/00
  Set NOKIA 8B CMD(0xE9); //Set Panel
  Set NOKIA 8B PA(0x01);
  Set_NOKIA_8B_CMD(0xEA); //Set STBA
  Set_NOKIA_8B_PA(0x03);
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B CMD(0x29); //Display On
  DelayX1ms(5);
```



#### 1.8 CPT 3.5 inch panel

#### 1.8.1 HX8357-B MPU interface reference initial code for CPT's 3.5 inch panel

```
void LCD_Initial_HX8357B_CPT_3_5(void)
  All Power On();
                              // VCI=IOVCC=2.8V
  DelayX1ms(10);
  HW RESET();
                              // Hardware Reset
  DelayX1ms(10);
  Set NOKIA 8B CMD(0x11);
                              //Sleep Out
  DelayX1ms(120);
  Set NOKIA 8B CMD(0xB4);
                              //Set RM, DM
  Set_NOKIA_8B_PA(0x00);
  Set NOKIA 8B CMD(0xC0);
                              //Set PANEL
  Set_NOKIA_8B_PA(0x14);
  Set NOKIA 8B PA(0x3B);
  Set NOKIA 8B PA(0x00);
  Set_NOKIA_8B_PA(0x02);
  Set_NOKIA_8B_PA(0x11);
  Set_NOKIA_8B_CMD(0xC5);
  Set_NOKIA_8B_PA(0x0D);
  Set NOKIA 8B CMD(0xC8);
                              //Set Gamma2.5
  Set NOKIA 8B PA(0x00);
  Set NOKIA 8B PA(0x24);
  Set NOKIA 8B PA(0x10);
  Set NOKIA 8B PA(0x10);
  Set NOKIA 8B PA(0x01);
  Set NOKIA 8B PA(0x08);
  Set NOKIA 8B PA(0x76);
  Set NOKIA 8B PA(0x35)
  Set_NOKIA_8B_PA(0x77);
  Set NOKIA 8B PA(0x01);
  Set_NOKIA_8B_PA(0x04);
  Set_NOKIA_8B_PA(0x02);
  Set_NOKIA_8B_CMD(0xD0);
Set_NOKIA_8B_PA(0x44);
                              //Set Power
                              //DDVDH
  Set_NOKIA_8B_PA(0x41);
  Set_NOKIA_8B_PA(0x04);
                              //VREG1
  Set_NOKIA_8B_PA(0xC4);
                              //XDK
  Set NOKIA 8B CMD(0xD1);
                              //Set VCOM
  Set_NOKIA_8B_PA(0x70);
                              //VCOMH
  Set NOKIA 8B PA(0x11);
                              //VCOML
  Set NOKIA 8B CMD(0xD2);
                              //Set NOROW
  Set NOKIA 8B PA(0x05);
                              //SAP
```

Set NOKIA 8B PA(0x12);

//DC10/00





```
Set NOKIA 8B CMD(0xEE);
                           //Set EQ
Set NOKIA 8B PA(0x2C);
Set_NOKIA_8B_PA(0x00);
Set NOKIA 8B PA(0x00);
Set NOKIA 8B PA(0x2C);
Set NOKIA 8B CMD(0xED);
                           //Set DIR TIM
Set_NOKIA_8B_PA(0x2C);
Set_NOKIA_8B_PA(0x2C);
Set_NOKIA_8B_PA(0x9A);
Set_NOKIA_8B_PA(0x9A);
Set_NOKIA_8B_PA(0x9B);
Set_NOKIA_8B_PA(0x9B);
Set_NOKIA_8B_PA(0x2C);
Set_NOKIA_8B_PA(0x2C);
Set NOKIA 8B PA(0x2C);
Set NOKIA 8B PA(0x2C);
Set_NOKIA_8B_PA(0xAE);
Set_NOKIA_8B_PA(0xAE);
Set_NOKIA_8B_PA(0x2C);
Set NOKIA 8B PA(0x9B);
Set NOKIA 8B PA(0x2C);
Set_NOKIA_8B_CMD(0xE9);
                           //Set Panel
Set NOKIA 8B PA(0x01);
Set_NOKIA_8B_CMD(0xEA);
                           //Set STBA
Set_NOKIA_8B_PA(0x03);
Set_NOKIA_8B_PA(0x00);
Set_NOKIA_8B_PA(0x00);
Set_NOKIA_8B_CMD(0x29);
                           //Display On
DelayX1ms(5);
```

}



# 2. Code For Reference

2.1 Read Product ID TypeB void Read\_ID\_Function(void) //Set EXTC SET CMD(0xB0); SET PAs(0x00); //Get ID SET CMD(0xBF); ID= GET PA(); // Dummy Read ID= GET PA(); // The value is 0x01h ID= GET PA(); // The value is 0x62h ID= GET PA(); // The value is 0x83h ID= GET PA(); // The value is 0x57h // The value is 0xFFh ID= GET PA(); 2.2 Read Product ID TypeC void Read\_ID\_Function(void) { //Set EXTC SPI 3W SET CMD(0xB0); SPI\_3W\_SET\_PAs(0x00); //Get ID LCD nCS=0; // nCS= SPI 3W SET CMD(0xFE); SPI\_3W\_SET\_PAs(0xBF); SPI 3W SET CMD(0xFF); ID=GET\_PA(); // The value is 0x01h // The value is 0x62h ID= GET PA(); ID= GET\_PA(); // The value is 0x83h ID= GET PA(); ID= GET PA(); # The value is 0xFFh LCD nCS=1; // nCS=1 2.3 Sleep In void Sleep In Function(void) //Sleep In  $SET_CMD(0x10);$ DelayX1ms(120);



```
2.4 Sleep Out
    void Sleep_Out_Function(void)
      //Sleep Out
      SET CMD(0x11);
      DelayX1ms(120);
2.5 Display Off
    void Display_Off_Function(void)
      //Display Off
      SET_CMD(0x28);
2.6 Display On
    void Display_On_Function(void)
      //Display On
      SET_CMD(0x29);
```



#### 2.7 CABC Function

```
2.6.1 UI Mode
       void CABC_UI_Mode_Function(void)
         //CABC UI Mode Setting
         SET_CMD(0x51);
                             //DBV[7:0]=0xFF
         SET PAs(0xFF);
         SET_CMD(0x53);
                             //BCTRL=1, BL=1
         SET PAs (0x24);
         SET CMD(0x55);
                             //SCABC UI Mode
         SET PAs (0x01);
 2.6.2 Still Mode
       void CABC_Still_mode_function(void)
         //CABC UI Mode Setting
         SET CMD(0x51);
                             //DBV[7:0]=0xF
         SET PAs(0xFF);
         SET CMD(0x53);
                             //BCTR
         SET PAs (0x24);
                             //SCABC Still Mode
         SET CMD(0x55);
         SET PAs (0x02);
 2.6.3 Moving Mode
       void CABC_Moving_Mode_Function(void)
         //CABC UI Mode Setting
         SET CMD(0x51);
                             WDBV[7:0]=0xFF
          SET PAs(0xFF);
         SET CMD(0x53);
                             //BCTRL=1, BL=1
         SET PAs (0x24);
         SET CMD(0x55);
                             //SCABC Moving Mode
         SET PAs (0x03);
2.8 CABC Off
   void CABC_Off_Function(void)
     //CABC Mode off Setting
      SET CMD(0x55);
                             //CABC Mode off
      SET PAs (0x00);
```



## 3. OTP Programming

#### 3.1 OTP Table

| OTP_INDEX<br>(HEX) | Ref.<br>Command | В7           | В6           | B5       |      | B4           | В3           | B2          | B1        | В0 |
|--------------------|-----------------|--------------|--------------|----------|------|--------------|--------------|-------------|-----------|----|
| 0                  | - Communic      | VALID_ID1    | VALID_ID2    | VALID II | D3 V | ALID ID4     | VALID ID5    | _           | -         | -  |
| 1                  |                 | _            |              | _        |      | <br>ID11     |              | I           |           |    |
| 2                  | ID-1(E0)        |              |              |          |      | ID12         |              |             |           |    |
| 3                  |                 |              |              |          |      | ID13         |              |             |           |    |
| 4                  |                 |              |              |          |      | ID14         |              |             |           |    |
| 5                  |                 |              |              |          |      | ID21         |              |             |           |    |
| 6                  | ID-2(E0)        |              |              |          |      | ID22         |              |             |           |    |
| 7                  |                 |              |              |          |      | ID23         |              |             |           |    |
| 8                  |                 |              |              |          |      | ID24         |              |             |           |    |
| 9                  |                 |              |              |          |      | ID31         |              |             |           |    |
| A<br>B             | ID-3(E0)        |              |              |          |      | ID32<br>ID33 |              |             |           |    |
| С                  |                 |              |              |          |      | ID33         |              |             |           |    |
| D                  |                 |              |              |          |      | ID34<br>ID41 |              |             |           |    |
| E                  |                 |              |              |          |      | ID41         |              |             |           |    |
| F                  | ID-4(E0)        |              | ID42<br>ID43 |          |      |              |              |             |           |    |
| 10                 |                 |              | ID45         |          |      |              |              |             |           |    |
| 11                 |                 |              |              |          |      | ID51         |              |             |           |    |
| 12                 | ID 5/50)        | ID52         |              |          |      |              |              |             |           |    |
| 13                 | ID-5(E0)        | ID53         |              |          |      |              |              |             |           |    |
| 14                 |                 |              |              |          |      | ID54         |              |             |           |    |
| 15                 | VCOM1(D1)       | VALID_VCM1   |              |          |      |              | VCM1[6:0]    |             |           |    |
| 16                 | VOOINT(DT)      | -            | -            | -        |      |              |              | VDV1[4:0]   |           |    |
| 17                 | VCOM2(D1)       | VALID_VCM2   |              | 1        |      |              | VCM2[6:0]    |             |           |    |
| 18                 | (- 1)           | -            | -            | -        |      |              | \ (O14010.01 | VDV2[4:0]   |           |    |
| 19                 | VCOM3(D1)       | VALID_VCM3   |              |          | - 1  |              | VCM3[6:0]    | \/D\/0[4.0] |           |    |
| 1A<br>1B           |                 | VALID_VCM4   | -            | -        |      |              | VCM4[6:0]    | VDV3[4:0]   |           |    |
| 1C                 | VCOM4(D1)       | VALID_VCIVI4 |              | _        |      |              | VCIVI4[6.0]  | VDV4[4:0]   |           |    |
| 1D                 |                 | VALID_VCM5   | -            | -        |      |              | VCM5[6:0]    | VDV4[4.0]   |           |    |
| 1E                 | VCOM5(D1)       | -            | -            | _        |      |              | V CIVIO[0.0] | VDV5[4:0]   |           |    |
| 30                 | SETOSC(C5)      | VALID_OSC    | _            | _        |      | _            | -            | VB VO[1:0]  | UADJ[2:0] |    |
| 35                 | 12.000(30)      | VALID GAMMA  |              | KP1[2:0  | 01   |              | _            |             | KP0[2:0]  |    |
| 36                 |                 | -            |              | KP3[2:0  | 0]   |              | _            |             | KP2[2:0]  |    |
| 37                 |                 | -            |              | KP5[2:0  | 0]   |              | -            |             | KP4[2:0]  |    |
| 38                 |                 | -            |              | RP1[2:0  |      |              | -            |             | RP0[2:0]  |    |
| 39                 |                 | -            | _            | _        |      | -            |              | VRP         | 0[3:0]    |    |
| 3A                 | SETGAMMA(C8)    | -            | -            | _        |      |              |              | VRP1[4:0]   |           |    |
| 3B                 |                 | -            |              | KN1[2:0  | 0]   |              | -            |             | KN0[2:0]  |    |
| 3C                 |                 | -            |              | KN3[2:0  |      |              | _            |             | KN2[2:0]  |    |
| 3D                 | -               | -            |              | KN5[2:0  |      |              |              |             | KN4[2:0]  |    |
| 3E                 |                 | -            |              | RN1[2:0  | UJ   |              | =            | VDN         | RN0[2:0]  |    |
| 3F<br>40           |                 | -            | _            | _        |      | _            |              |             | 0[3:0]    |    |
| 40                 |                 | -            | _            | -        |      |              |              | VRN1[4:0]   |           |    |



#### 3.2 OTP Programming Flow



Figure 3.1: OTP Programming Sequence

#### **Himax Confidential**



#### 3.3 OTP Programming Sequence

| Step                                                                    | Operation                                                                                                                                      |                                                                        |                                                             |  |  |  |  |  |
|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------|--|--|--|--|--|
| 1                                                                       | Power on and reset the module                                                                                                                  |                                                                        |                                                             |  |  |  |  |  |
| 2                                                                       | Connect external power 7.5V to VPP pin                                                                                                         |                                                                        |                                                             |  |  |  |  |  |
| 3                                                                       | Wait 100ms for VPP                                                                                                                             |                                                                        |                                                             |  |  |  |  |  |
|                                                                         | Write optimized valu  Command                                                                                                                  |                                                                        | Description                                                 |  |  |  |  |  |
|                                                                         |                                                                                                                                                | Register                                                               | Description                                                 |  |  |  |  |  |
|                                                                         | ID1 (E0h)                                                                                                                                      | ID1[7:0]                                                               | LCD module/driver version                                   |  |  |  |  |  |
|                                                                         | ID2 (E0h)                                                                                                                                      | ID2[7:0]                                                               | LCD module/driver version                                   |  |  |  |  |  |
|                                                                         | ID3 (E0h)                                                                                                                                      | ID3[7:0]                                                               | LCD module/driver version                                   |  |  |  |  |  |
|                                                                         | ID4 (E0h)                                                                                                                                      | ID4[7:0]                                                               | LCD module/driver version                                   |  |  |  |  |  |
|                                                                         | ID5 (E0h)                                                                                                                                      | ID5[7:0]                                                               | LCD module/driver version                                   |  |  |  |  |  |
|                                                                         | VCOM1 (D1h)                                                                                                                                    | VCM1[6:0], VDV1[4:0]                                                   | VCOMH and VCOM amplitude setting.                           |  |  |  |  |  |
| 4                                                                       | VCOM2 (D1h)                                                                                                                                    | VCM2[6:0], VDV2[4:0]                                                   | VCOMH and VCOM amplitude setting.                           |  |  |  |  |  |
|                                                                         | VCOM3 (D1h)                                                                                                                                    | VCM3[6:0], VDV3[4:0]                                                   | VCOMH and VCOM amplitude setting.                           |  |  |  |  |  |
|                                                                         | VCOM4 (D1h)                                                                                                                                    | VCM4[6:0], VDV4[4:0]                                                   | VCOMH and VCOM amplitude setting.                           |  |  |  |  |  |
|                                                                         | VCOM5 (D1h)                                                                                                                                    | VCM5[6:0], VDV5[4:0]                                                   | VCOMH and VCOM amplitude setting.                           |  |  |  |  |  |
|                                                                         | GAMMA(C8h)                                                                                                                                     | Gamma value                                                            | Set gamma parameter                                         |  |  |  |  |  |
| 5                                                                       |                                                                                                                                                | RE3h)=0xAAh to enter C                                                 | OTP program mode.                                           |  |  |  |  |  |
|                                                                         | Specify OTP_index                                                                                                                              |                                                                        |                                                             |  |  |  |  |  |
|                                                                         | OTP_index                                                                                                                                      | OTP_index                                                              | Davassatas                                                  |  |  |  |  |  |
|                                                                         | (Write – For<br>Program)                                                                                                                       | (Read – For get OTP value)                                             | Parameter                                                   |  |  |  |  |  |
|                                                                         | 0x00h                                                                                                                                          | 0x00h                                                                  | VALID_ID1, VALID_ID2,<br>VALID_ID3, VALID_ID4,<br>VALID_ID5 |  |  |  |  |  |
| 6                                                                       | 0x01h                                                                                                                                          | 0x01h                                                                  |                                                             |  |  |  |  |  |
|                                                                         | 0x02h                                                                                                                                          | 0x02h                                                                  | ID1[7:0]                                                    |  |  |  |  |  |
|                                                                         | 0x03h                                                                                                                                          | 0x03h                                                                  |                                                             |  |  |  |  |  |
|                                                                         | 0x04h<br>0x15h                                                                                                                                 | 0x04h<br>0x15h                                                         | VALID_VCM1, VCM1[6:0],                                      |  |  |  |  |  |
|                                                                         | 0x1511<br>0x16h                                                                                                                                | 0x15H<br>0x16h                                                         | VDV1[4:0]                                                   |  |  |  |  |  |
|                                                                         | 0x35h ~ 0x40h                                                                                                                                  | 0x35h ~ 0x40h                                                          | VALID_GAMMA, Gamma value                                    |  |  |  |  |  |
| 7                                                                       | ,                                                                                                                                              |                                                                        |                                                             |  |  |  |  |  |
| 8                                                                       | Set OTP_Mask=0x00h, programming the entire bit of one parameter.  Set OTP_PROG=1, Internal register begin write to OTP according to OTP index. |                                                                        |                                                             |  |  |  |  |  |
| 9                                                                       |                                                                                                                                                |                                                                        |                                                             |  |  |  |  |  |
|                                                                         | Complete programm                                                                                                                              | ning one parameter to OT                                               | TP.                                                         |  |  |  |  |  |
| 10                                                                      | If continue to progra<br>OTP_KEY[7:0]=0x5                                                                                                      | return to step (5). Otherwise, set n mode and power off the module and |                                                             |  |  |  |  |  |
| Nate: Set OTP KEVI7:01 can be ignored when year want to do OTP program. |                                                                                                                                                |                                                                        |                                                             |  |  |  |  |  |

Note: Set OTP\_KEY[7:0] can be ignored when user want to do OTP program.

#### 3.4 OTP Read Flow



**//** 

## 3.5 OTP Programming circuit



Note: (1) Connect external power at Step (2) C=1uF (built-in the module)



## 4. Revision History

| Version | Date       | Description of changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|---------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|         | 2010/03/01 | 1. New setup                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|         | 2010/04/16 | <ol> <li>Add HX8357-B MPU interface reference FPC circuit and initial code for Tianma's TM035NYH01 panel.</li> <li>Add HX8357-B MPU interface reference FPC circuit and initial code for BOE's 3.5 inch panel.</li> <li>Add Initial code for CMO's F03206 panel.</li> </ol>                                                                                                                                                                                                                                          |  |  |  |  |
|         | 2010/06/03 | <ol> <li>Modify the Note4 of Figure 1.1, 1.2, 1.3</li> <li>Add HX8357-B MPU interface reference FPC circuit and initial code for TRULY's 3.5 inch panel.</li> <li>Modify the initial code for CMO's F03509/03206 and BOE's 3.5 inch panel.</li> <li>Delete D1 of Figure 1.1, 1.2, 1.3 and 1.4</li> </ol>                                                                                                                                                                                                             |  |  |  |  |
| 01      | 2010/09/21 | <ol> <li>Add HX8357-B MPU interface reference initial code for Tianma's TM035PYHV1 and TM032PYHV1 panel</li> <li>Add HX8357-B MPU interface reference FPC circuit and initial code for GP's GPN5035K21CG panel</li> <li>Add HX8357-B MPU interface reference FPC circuit and initial code for AUO's 3.17 inch panel</li> <li>Add the HX8357-B MPU interface reference initial code for CMO's F03511 panel.</li> <li>Modify all of initial code.</li> <li>Add 2. OTP Programming and 3. Code For Reference</li> </ol> |  |  |  |  |
|         | 2011/03/31 | Add 2.2 Read Product ID_TypeC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|         | 2011/05/13 | Add HX8357-B MPU interface reference FPC circuit and initial code for HSD's 3.5 inch panel                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|         | 2011/07/05 | <ol> <li>Add HX8357-B MPU interface reference initial code for GP's 3.2 inch panel</li> <li>Add HX8357-B MPU interface reference initial code for CPT's 3.5 inch panel</li> </ol>                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |