

Date sheet (Appliction note) #710

# Tango C32/C44/C48

October 19, 2011

## **Abstract**

This document describes Tango C32/C44/C48 usage.





# **Contents**

| 1 | Elec | ctrical specification of lango C               |
|---|------|------------------------------------------------|
|   | 1.1  | Tango C series                                 |
|   | 1.2  | Pin description                                |
|   |      | 1.2.1 VCC                                      |
|   |      | 1.2.2 GND                                      |
|   |      | 1.2.3 RST                                      |
|   |      | 1.2.4 SDA                                      |
|   |      | 1.2.5 SCL                                      |
|   |      | 1.2.6 ATTB                                     |
|   |      | 1.2.7 CT                                       |
|   |      | 1.2.8 CSb                                      |
|   |      | 1.2.9 DI                                       |
|   |      | 1.2.10 CK                                      |
|   |      | 1.2.11 DO                                      |
|   |      |                                                |
|   | 4.0  | •                                              |
|   | 1.3  | Absolute Maximum Ratings                       |
|   | 1.4  | Recommended Operation Conditions               |
|   | 1.5  | Electrical interface                           |
|   |      | 1.5.1 Interfacing with low supply host         |
|   |      | 1.5.2 States of ATTB line                      |
|   |      | 1.5.3 Transition of ATTB line                  |
|   | 1.6  | Schematic for C32/C44/C48/C44+F32 circuit      |
|   | 1.7  | Reset sources and sequences                    |
|   |      | 1.7.1 Power on reset                           |
|   |      | 1.7.2 Reset by RST pin                         |
|   | 1.8  | I <sup>2</sup> C Protocol Specifications       |
|   |      | 1.8.1 I <sup>2</sup> C features                |
|   |      | 1.8.2 I <sup>2</sup> C address                 |
|   |      |                                                |
| 2 | Data | a Protocol 31                                  |
|   | 2.1  | Introduction                                   |
|   |      | 2.1.1 Read operation                           |
|   |      | 2.1.2 Write operation                          |
|   | 2.2  | MSI Registers                                  |
|   |      | 2.2.1 Endianness                               |
|   |      | 2.2.2 Registers organization                   |
|   |      | 2.2.3 RAW_CTRL write&read                      |
|   |      | 2.2.4 Power_mode register                      |
|   |      | 2.2.5 INT_mode register                        |
|   | 2.3  | Details about coordinates report and finger ID |
|   | 2.0  | 2.3.1 Double buffering and atomic access       |
|   |      | 2.3.2 Status registers                         |
|   |      | S .                                            |
|   | 2 4  |                                                |
|   | 2.4  | Power management                               |
|   |      | 2.4.1 Active mode                              |
|   |      | 2.4.2 Sleep mode                               |
|   |      | 2.4.3 Freeze mode                              |
|   |      | 2.4.4 Power consumption                        |
|   |      | 2.4.5 Power mode diagram                       |



|   | 2.5                             | Special operations       4         2.5.1 Normal Mode       4         2.5.2 EEPROM read operation       4         2.5.3 EEPROM write operation       4         2.5.4 Calibration       4         2.5.5 CRC checksum       4         2.5.6 Bootloader       4         Coordinates characteristics       4                                 | 6.6                        |
|---|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| 3 | 3.1<br>3.2<br>3.3<br>3.4<br>3.5 | tloader       5         Introduction       5         Switching to bootloader       5         Bootloader read operation       5         Bootloader write operation       5         File format       5         3.5.1 Header       5         3.5.2 Frame format       5         3.5.3 File example       5         Error handling       5 | 31<br>32<br>33<br>34<br>34 |
|   | 3.7                             | Example                                                                                                                                                                                                                                                                                                                                 | 5                          |
| 4 | <b>EEP</b> 4.1                  | PROM parameter 5 EEPROM features                                                                                                                                                                                                                                                                                                        | _                          |
|   | 4.2                             | Structure members                                                                                                                                                                                                                                                                                                                       |                            |
|   | 4.3                             | version                                                                                                                                                                                                                                                                                                                                 |                            |
|   | 4.4                             | eep_hal_t hal                                                                                                                                                                                                                                                                                                                           |                            |
|   |                                 | 4.4.1 EEP_CUSTOMER_NAME 5                                                                                                                                                                                                                                                                                                               |                            |
|   |                                 | 4.4.2 PRODUCT_INCH                                                                                                                                                                                                                                                                                                                      |                            |
|   |                                 | 4.4.3 EEP_RES_X                                                                                                                                                                                                                                                                                                                         |                            |
|   | 4.5                             | 4.4.4 EEP_RES_Y                                                                                                                                                                                                                                                                                                                         |                            |
|   | 1.0                             | 4.5.1 EEP_X0N                                                                                                                                                                                                                                                                                                                           |                            |
|   |                                 | 4.5.2 EEP_X0_OPTION                                                                                                                                                                                                                                                                                                                     | C                          |
|   |                                 | 4.5.3 EEP_X1N                                                                                                                                                                                                                                                                                                                           |                            |
|   |                                 | 4.5.4 EEP_X1_OPTION                                                                                                                                                                                                                                                                                                                     |                            |
|   |                                 | 4.5.5 EEP_YN                                                                                                                                                                                                                                                                                                                            |                            |
|   |                                 | 4.5.7 EEP SPI SPEED ME0 X                                                                                                                                                                                                                                                                                                               |                            |
|   |                                 | 4.5.8 EEP SPI SPEED MEO Y                                                                                                                                                                                                                                                                                                               |                            |
|   |                                 | 4.5.9 EEP_SPI_SPEED_ME1_LX                                                                                                                                                                                                                                                                                                              |                            |
|   |                                 | 4.5.10 EEP_SPI_SPEED_ME1_LY                                                                                                                                                                                                                                                                                                             |                            |
|   |                                 | 4.5.11 EEP M1 MEDIAN CONV                                                                                                                                                                                                                                                                                                               |                            |
|   |                                 | 4.5.12 EEP_M1_MEDIAN_CMP                                                                                                                                                                                                                                                                                                                | 1                          |
|   |                                 | 4.5.13 EEP_M0_FAST_MODE                                                                                                                                                                                                                                                                                                                 | 1                          |
|   |                                 | 4.5.14 EEP_M0_AUTOFAST_THR                                                                                                                                                                                                                                                                                                              | 2                          |
|   |                                 | 4.5.15 EEP_DICHO_ACCURACY 6.                                                                                                                                                                                                                                                                                                            |                            |
|   |                                 | 4.5.16 EEP_DICHO_MEDIANE                                                                                                                                                                                                                                                                                                                |                            |
|   | 4.6                             | eep_salp_t salp                                                                                                                                                                                                                                                                                                                         |                            |
|   | 17                              | 4.6.1 EEP_M0_RAW_LOWPASS                                                                                                                                                                                                                                                                                                                |                            |
|   | 4.7                             | eep_algo_t algo                                                                                                                                                                                                                                                                                                                         |                            |
|   |                                 | 4.7.1 EEP_DISTO_HEAVY_ME0                                                                                                                                                                                                                                                                                                               |                            |
|   |                                 | 4.7.2 LLI_DISTO_LIGITI_WLU 0                                                                                                                                                                                                                                                                                                            | C                          |



| ô | Disclaimer                        | 78 |
|---|-----------------------------------|----|
| 5 | Packaging information             | 75 |
|   | 4.7.37 EEP_M0_B_SENSITIVITY       | 74 |
|   |                                   |    |
|   | 4.7.35 EEP_BUTTON_THR_RELEASE     |    |
|   |                                   | 73 |
|   | 4.7.33 EEP_BUTTON_DEBUG_DISPLAY   | 73 |
|   | 4.7.32 EEP_BUTTON_DETECT_RISING   | 73 |
|   | 4.7.31 EEP_BUTTON_RAW_MAX_CLIP    |    |
|   |                                   | 73 |
|   | 4.7.29 EEP_BUTTON_LOOP_COUNT_MAX  | 73 |
|   | 4.7.28 EEP_SPI_SPEED_ME0_B        | 73 |
|   | 4.7.27 EEP_BUTTON_USE_INTEGRAL    | 73 |
|   | 4.7.26 EEP_BN                     | 73 |
|   | 4.7.25 EEP_BUTTON_SCAN            | 72 |
|   | 4.7.24 EEP_IO_SWITCHING_LEVEL     |    |
|   | 4.7.23 EEP_ATTB_REDUCTION         |    |
|   | 4.7.22 EEP_FINGER_SEP_MODE        | 72 |
|   | 4.7.21 EEP_SLEEP_FREQ             | 72 |
|   | 4.7.20 EEP_SLEEP_DLY              | 72 |
|   | 4.7.19 EEP_MOVE_THR               | 72 |
|   | 4.7.18 EEP_INT_WIDTH              | 72 |
|   | 4.7.17 EEP_INT_MODE               |    |
|   | 4.7.16 EEP_POWER_MODE             |    |
|   | 4.7.15 EEP_M1_thr_ly_multifingers |    |
|   | 4.7.14 EEP_M1_thr_lx_multifingers |    |
|   | 4.7.13 EEP_M0_Y_THR_MULTIFINGER   |    |
|   | 4.7.12 EEP_M0_X_THR_MULTIFINGER   |    |
|   | 4.7.11 EEP_M0_THR_ZEROCROSSING    | 69 |
|   | 4.7.10 EEP_M0_Y_THR_ONEFINGER     | 69 |
|   | 4.7.9 EEP_M0_X_THR_ONEFINGER      |    |
|   | 4.7.8 EEP_AMAXY                   |    |
|   | 4.7.7 EEP_AMINY                   | 67 |
|   | 4.7.6 EEP_AMAXX                   | 67 |
|   | 4.7.5 EEP_AMINX                   |    |
|   | 4.7.4 EEP_DRIFT_COMP              | 66 |
|   | 4.7.3 EEP_BORDER_GAIN_DISTO       | 64 |



# **Revision history**

| Version | Content                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Pages | Date                | Author         | Reviewed                  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------|----------------|---------------------------|
| 0       | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 59    | 23rd of<br>May 2011 | Jeff<br>Apollo | LPO                       |
| 1       | Add figure 2: C48 pins configuration.  Add table 2: C48 pins description. Add figure 1: C32 pins configuration.  Add table 1: C32 pins description. Add figure 25: C32 circuit Add figure 25: C44 circuit Add figure 26: C48 circuit Add figure 27: C44+C32 circuit Add figure 27: C44+C32 circuit And other information about C48 Add the figure 29 figure 31 show in sleep and active mode Add the figure 78 for the C32 package Add figure 67: for EEP_M0_X_THR_ONEFINGER parameter Redraw the figure 73: in EEP_M0_X_THR_ONEFINGER section | 67    | 26 of May<br>2011   | Jeff<br>Apollo | LPO                       |
| 2       | Modify the figure 6, figure 7 and figure 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 67    | 10 of june<br>2011  | Jeff           | LPO<br>Marc               |
| 3       | Modify the figure 24 figure 25,<br>figure 26 and figure 27<br>updata EEPROM content<br>figure 75<br>figure 76<br>figure 74                                                                                                                                                                                                                                                                                                                                                                                                                     | 70    | 22th June<br>2011   | Jeff<br>apollo |                           |
| 4       | Add the table 5<br>Add the table 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 70    | 20th July<br>2011   | Jeff           | Jeffery<br>Alex<br>Janson |
| 5       | Modify the figure 24 figure 25 figure 26 figure 27 Add the Principle of the buttons                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 78    | 29th July<br>2011   | Jeff           | nicole                    |
| 6       | Modify the Tango Core button circuits table 20 Add table 28 figure 79 figure 80 EEPROM parameter                                                                                                                                                                                                                                                                                                                                                                                                                                               | 78    | 08/25/11            | Apollo         | Marc<br>Angela            |



| Version | Content                                                                                                                                                                                                                                                                                                                            | Pages | Date       | Author | Reviewed                              |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|--------|---------------------------------------|
| 7       | For 2 fingers FW only Modify the figure 25 figure 25 figure 26 figure 61 figure 25 figure 26 figure 27 figure 61 add Sleep_freq and Auto_sleep_delay in table 14 Add section and figures for INT_Mode=11 Add eeprom parameters for button, INT mode, power mode, finger_sep Add description for pinmap ruler and Raw Ctrl register | 78    | 2011-10-19 | Apollo | Jeffrey<br>Massimo<br>Masa<br>Yannick |
|         |                                                                                                                                                                                                                                                                                                                                    |       |            |        |                                       |



# 1 Electrical specification of Tango C

## 1.1 Tango C series

The Tango C series includes the Tango C32, Tango C44 and Tango C48. They are in common I/O pins and when not specified in this document, the description is valid for the C32, C44 and C48.

## 1.2 Pin description

Figure 1, figure 2 and figure 3 shows one chip solution (TANGO C32 40NQ)/(TANGO C44 56NQ)/(TANGO C48 56NQ) pins configuration. The table 1, table 2 and table 3 are summarizes the pin functions of Tango C32/C44/C48.



Figure 1: C32 pins configuration (top view)

Table 1: C32 pins description

| VCC         | Positive supply         |
|-------------|-------------------------|
| GND         | Negative supply         |
| SDA         | IIC data input          |
| SCL         | IIC clock input         |
| ATTB        | Bidirectional GPIO      |
| AUX         | Bidirectional GPIO      |
| RST         | Reset (active high)     |
| CT          | Optional tank capacitor |
| $T_0T_{31}$ | 32 Tango Sensor lines   |





Figure 2: C44 pins configuration (top view)

Table 2: C44 pins description

| VCC         | Positive supply                     |
|-------------|-------------------------------------|
| GND         | Negative supply                     |
| SDA         | IIC data input                      |
| SCL         | IIC clock input                     |
| ATTB        | Bidirectional GPIO                  |
| AUX         | Bidirectional GPIO                  |
| RST         | Reset (active high)                 |
| CT          | Optional tank capacitor             |
| DO          | Optional external Tango T2M         |
| CK          | Optional external Tango clock       |
| Csb         | Optional external Tango chip select |
| DI          | Optional external Tango M2T         |
| $T_2T_{45}$ | 44 Tango Sensor lines               |





Figure 3: C48 pins configuration (top view)

Table 3: C48 pins description

| VCC           | Positive supply         |
|---------------|-------------------------|
| GND           | Negative supply         |
| SDA           | IIC data input          |
| SCL           | IIC clock input         |
| ATTB          | Bidirectional GPIO      |
| AUX           | Bidirectional GPIO      |
| RST           | Reset (active high)     |
| CT            | Optional tank capacitor |
| $T_{0}T_{47}$ | 48 Tango Sensor lines   |



## 1.2.1 VCC

Positive supply. It is recommended to decouple VCC to GND with 100nF, with shortest connection length.

#### 1.2.2 GND

Negative supply.

#### 1.2.3 RST

Figure 4: Reset input, active high, with low threshold voltage. A high level above  $V_{RST,HI}$  for a duration longer that  $T_{RST,IN}$  reset the MCU. When the MCU is in reset state, the four I/O SDA, SCL, ATTB and AUX are high impedance. Reset state, with RST pin high, is not a power saving mode. Reset is designed to be driven by the host processor, and maintained at low level during normal operation of the sensor. It is recommended to decouple RST pad to ground with a capacitor. Electrical characteristics of the pin are summarize in table 4 and illustrated in figure 5.



Figure 4: RST pin circuit



Figure 5: Reset timing



|              | •                                        |     |     |     |      |
|--------------|------------------------------------------|-----|-----|-----|------|
| Symbol       | Parameter                                | Min | Тур | Max | Unit |
| $V_{RST,HI}$ | RST pad input level to activate a reset  | 0.9 |     |     | V    |
| $V_{RST,LO}$ | RST pad input level to prevent a reset   |     |     | 0.4 | V    |
| $T_{RST,HI}$ | Minimum duration of positive pulse       | 80  |     |     | ns   |
|              | applied on RST pad above $V_{RST,HI}$ to |     |     |     |      |
|              | ensure a reset                           |     |     |     |      |
| $T_{RST,LO}$ | Maximum duration of positive pulse       |     |     | 40  | ns   |
|              | applied on RST pad above $V_{RST,HI}$    |     |     |     |      |
|              | being rejected by glitch suppressor (no  |     |     |     |      |
|              | reset).                                  |     |     |     |      |

Table 4: RST pin characteristics

## 1.2.4 SDA



Figure 6: SDA pin circuit

Figure 6: IIC data. This pad input logic level can be selected to be near  $0.5 \cdot V_{CC}$  or near 0.9 Volts pull up resistor is not provided by Tango C44/C48.

## 1.2.5 SCL



Figure 7: SCL pin circuit



Figure 7 : IIC clock. This pad input logic level can be selected to be near  $0.5 \cdot V_{CC}$  or near 0.9 Volts. Pull up resistor is not provided by Tango C44/C48.

#### 1.2.6 ATTB



Figure 8: ATTB pin circuit

Figure 8: General purpose I/O. This pad input logic level can be selected to be near  $0.5 \cdot V_{CC}$  or near 0.9 Volts. Pull up resistor can be enabled. Driving stage can be open drain or push-pull. ATTB is generally used by the firmware to attract the attention of the IIC master, for example to signal a touch. Optionally, ATTB can be configured as AC negative spike detector and used as a reset source.

#### 1.2.7 CT



Figure 9: CT pin circuit

Figure 9: Tank capacitor. Optionally connect a tank capacitor to reduce effect of power supply noise (VCC to GND ripple) on the measurement.



## 1.2.8 CSb



Figure 10: CSb pin circuit

CSb is only available with Tango C44. Figure 10: External Tango chip select. This output can drive a Tango F32 or F48 CSb input pad.

## 1.2.9 DI



Figure 11: DI pin circuit

DI is only available with Tango C44. Figure 11: External Tango master to slave data. This output can drive a Tango F32 or F48 DI input pad.



## 1.2.10 CK



Figure 12: CK pin circuit

CK is only available with Tango C44. Figure 12: External Tango master clock. This output can drive a Tango F32 or F48 CK input pad.

## 1.2.11 DO



Figure 13: DO pin circuit

DO is only available with Tango C44. Figure 13: External Tango slave to master data. This input can receive signal from a Tango F32 or F48 DO output pad.



## 1.2.12 Internal Tango sensor line



Figure 14: sense pin circuit

Figure 14: Tango C44 has 44 sensor lines(T $_2$  ... T $_{45}$ ). Tango C48 has 48 sensor lines(T $_0$  ... T $_{47}$ ), and Tango C32 has 32 sensor lines(T $_0$  ... T $_{31}$ ).



## 1.3 Absolute Maximum Ratings

Table 5: Absolute Maximum Ratings

| Symbol Parameter |                                     | Conditions        | Unit |
|------------------|-------------------------------------|-------------------|------|
| VCC Power supply |                                     | -0.3 to 3.6       | V    |
| $V_I$            | Input voltage                       | -0.3 to VCC + 0.3 | V    |
| $V_O$            | Output voltage                      | -0.3 to VCC + 0.3 | V    |
| Тор              | Operation temperature               | -30 to 85         | ٥C   |
| Tstg             | Storage temperature                 | -55 to 125        | ٥C   |
| $V_{ESD}$        | Electrostatic discharge (HBM model) | 4'000             | V    |

Stresses or exposure above these maximum ratings may cause permanent damages to the device.

MSL: Level 3

## 1.4 Recommended Operation Conditions

Table 6: Recommended Operation Conditions

| Symbol          | Parameter                                                        |                      | Standard |        |      | Unit  |
|-----------------|------------------------------------------------------------------|----------------------|----------|--------|------|-------|
| Syllibol        |                                                                  |                      | Min.     | Тур.   | Max. | Offic |
| VCC             | Power s                                                          | upply                | 2.5      | 3.3    | 3.6  | V     |
| GND             | Power s                                                          | upply                | -        | 0      | -    | V     |
| $V_{IH}$        | Input "H"                                                        | 0.8VCC               | -        | VCC    | V    |       |
| $V_{IL}$        | Input "L" v                                                      | 0                    | -        | 0.2VCC | V    |       |
| $I_{OH}$ (peak) | Peak output "H current                                           | Driver capacity Low  | -        | -      | 10   | mA    |
| IOH (peak)      |                                                                  | Driver capacity High | -        | -      | 40   | mA    |
| $I_{OL}$ (peak) | Peak output "L" current Driver capacity Low Driver capacity High | Driver capacity Low  | -        | -      | 10   | mA    |
| IOL(peak)       |                                                                  | -                    | -        | 40     | mA   |       |
| -               | System clock frequency                                           |                      | -        | -      | 20   | MHz   |
| -               | CPU clock frequency                                              |                      | -        | -      | 20   | MHz   |
| -               | Operating te                                                     | 20                   | -        | 75     | °C   |       |

#### 1.5 Electrical interface

## 1.5.1 Interfacing with low supply host

The MSI interface has a minimum of 3 signals. The data communication between the MSI controller and the host uses 3 wires. An attention line, called ATTB, and the  $I^2C$  signals SDA and SCL, as shown in figure 15. The MSI controller is allowed to set the ATTB line.





Figure 15: Example of interface with low voltage IIC bus

Also Tango Core have only a single, analog VCC supply, it generates an internal 1.8V supply for its digital part. When the low input thresholds are selected for the IIC pads SDA, SCL and optional ATTB, it is compatible with low voltage IIC bus. Use eeprom parameter 4.7.24EEP\_IO\_SWITCHING\_LEVEL can swich voltage 1.8V or 0.9V.



### 1.5.2 States of ATTB line

The slave can set the ATTB line, and host can read and write MSI device. so the MSI controller behaves like an I<sup>2</sup>C slave device and fully complies with I<sup>2</sup>C addressing and usual I<sup>2</sup>C hand shake protocol. As such, a MSI controller is suitable in an bus shared with other I<sup>2</sup>C slaves.

#### 1.5.3 Transition of ATTB line

When INT\_MODE=00 in the INT mode register, the slave will set the ATTB line with INT\_width pulse width after each scan in order to request the attention from the host, as shown in figure 16 and figure 17.



Figure 16: ATTB line pull up by slave (INT\_POL=1,INT\_MODE=00 in the INT mode register)



Figure 17: ATTB line pull down by slave (INT\_POL=0, INT\_MODE=00 in the INT mode register)

When INT\_Mode=01 in the INT mode register and finger moving on the panel, the slave will set the ATTB line after each scan, as shown in figure 18. When finger leaves the panel, the slave will continue to pulse ATTB line for each scan; but once the master has serviced this request and become now aware that there is no more finger touching, the slave will stop pulse the ATTB line, and will also gradually reduce the scan speed, as shown in figure 19.





Figure 18: ATTB line pull up when finger moving (INT\_POL=1, INT\_MODE=01 in the INT mode register)



Figure 19: ATTB line will stop pulse when finger leaves and master has acknowledged the situation (INT\_POL=1 in the INT mode register)

When INT\_Mode=10 in the INT mode register and finger touch the panel, the slave will set the ATTB line after each scan, as shown in figure 20. When finger leaves the panel, the slave will continue keep ATTB line status for each scan; but once the master has serviced this request and become now aware that there is no more finger touching, the slave will release the ATTB line, and will also gradually reduce the scan speed, as shown in figure 21.





Figure 20: ATTB line pull up when finger touch (INT\_POL=1, INT\_MODE=10 in the INT mode register)



Figure 21: ATTB line will reset level when finger leaves and master has acknowledged the situation (INT\_POL=1 in the INT mode register)

The only differece is send ATTB pluse instead of level between INT\_Mode=10 to INT\_Mode=11.





Figure 22: ATTB line pull up when finger touch (INT\_POL=1, INT\_MODE=11 in the INT mode register)



Figure 23: ATTB line will stop pulse when finger leaves and master has acknowledged the situation (INT\_POL=1 in the INT mode register)



## 1.6 Schematic for C32/C44/C48/C44+F32 circuit

Pinmaps design ruler:

X axis: Tango Core default name "X axis" which have scan channles are more than other axis (X axis>=Y axis).

X asix and Y asix are used describe scanning sequence, does not conflict with customers choose coordinate origin.

**Maximum scan pin**: X axis <=48, Y axis <=32, X +Y <=75.

Buttons: Maximum 8 buttons, Minimum buttons is 2.

**Dummy pin**: At least one (X axis,Y and button dummy share with one dummy).

If have enough sensor lines, we suppose two dummy pins for each axis and one dummy for buttons.

| Chip solution | Chip<br>type | Total<br>Sensors<br>lines | Max scan pin for Active area | Dummy pin | button    |
|---------------|--------------|---------------------------|------------------------------|-----------|-----------|
| Single Tango  | C32          | 32                        | 31(X+Y)                      | See above | See above |
| Single rango  | C48          | 48                        | 47(X+Y)                      | Dummy     | button    |
| Twin Tango    | C44+F32      | 76                        | 75(X+Y)                      | pin       | button    |

Table 7: pimmap design ruler



Figure 24: tango\_C32\_circuit





Figure 25: tango\_C44\_circuit





Figure 26: tango\_C48\_circuit





Figure 27: tango\_C44+F32\_circuit



## 1.7 Reset sources and sequences

The specification of the reset and power modes are summarized in tables 8, 9, 10.

## 1.7.1 Power on reset

Reset pin tied to ground with  $10k\Omega$  resistance, result shown in figure 28.



Figure 28: Power on sequence-1

Table 8: Power on reset

| Symbol             | Parameter                                    |      | Тур | Max | Unit |
|--------------------|----------------------------------------------|------|-----|-----|------|
| $V_{CC,POR,}$      | RISE Power supply rise time for correct      | 1000 |     |     | V/s  |
|                    | power on reset                               |      |     |     |      |
| $T_{POR,REGEN}$    | GEN Power on reset regeneration time         |      | 5   |     | us   |
| $V_{CC,POR,REGEN}$ | Power on reset regeneration level,           |      | tbd |     | V    |
|                    | $V_{CC}$ must go below $V_{CC,POR,REGEN}$ in |      |     |     |      |
|                    | order to regenerate the POR, after POR       |      |     |     |      |
|                    | has turned off                               |      |     |     |      |
| $T_{POR,OFF}$      | Power on reset turn off time                 | 0.4  |     | 0.7 | ms   |

Table 9: Low level detector

| Symbol                                                    | Parameter                                                | Min | Тур  | Max | Unit |
|-----------------------------------------------------------|----------------------------------------------------------|-----|------|-----|------|
| $V_{CC,LVD,SET}$                                          | Low level detector set threshold, going lower will reset |     | 2.3  |     | V    |
| $V_{CC,LVD,RELEASE}$ Low level detector release threshold |                                                          |     | 2.42 |     | V    |
| $T_{LVD}$                                                 | Minimum VCC drop duration below                          |     | tdb  |     | s    |



|  | Table 10: | Power | consum | ption. | for | the | CPU |
|--|-----------|-------|--------|--------|-----|-----|-----|
|--|-----------|-------|--------|--------|-----|-----|-----|

| Symbol       | Parameter                                                                                                                                                 | Min | Тур | Max | Unit |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| $I_{PROG}$   | Flash programming current                                                                                                                                 |     |     | 7   | mΑ   |
| $I_{ERASE}$  | Flash erasing current                                                                                                                                     |     |     | 7   | mΑ   |
| $I_{MERASE}$ | Flash mass erase current                                                                                                                                  |     |     | 7   | mA   |
| $I_{ACTIVE}$ | Active mode dynamic consumption, no touch sensor connected, VCC=3.3V, 20MHz CPU                                                                           |     | 6   | 9   | mA   |
| $I_{WAIT}$   | Wait mode, no touch sensor connected, VCC =3.3V, 20MHz CPU                                                                                                |     | 3   |     | mA   |
| $I_{SLEEP}$  | Sleep mode, no touch sensor connected, VCC =3.3V, 20MHz CPU. Consumption includes periodical wake up: 60ms sleep and 50us active execution (1000 cycles). |     | 45  |     | uA   |
| $I_{FREEZE}$ | Freeze mode, no touch sensor connected, VCC =3.3V, 20MHz CPU                                                                                              |     | 1   |     | uA   |
| $I_{RESET}$  | Reset mode, no touch sensor connected, VCC =3.3V, 20MHz CPU                                                                                               |     | 2   |     | mA   |

## 1.7.2 Reset by RST pin

Two cases are distinguished:

- 1. Reset while Tango C is in active mode, shown in figure 30.
- 2. Reset while the Tango C is in sleep mode, shown in figure 32.



Figure 29: The oscilloscope shows the rest when in active





Figure 30: Power on sequence-2 (reset controlled by Host MCU when in active)



Figure 31: The oscilloscope shows the rest when in sleep



Figure 32: Power on sequence-3 (reset controlled by Host MCU when in sleep )



## 1.8 I<sup>2</sup>C Protocol Specifications

#### 1.8.1 I<sup>2</sup>C features

- 1. Supports a baud rate up to 400kHz (Fast Mode).
- 2. Only support single master solution.
- 3. Only support 7-BIT addressing.
- 4. If I<sup>2</sup>C master can't finish 1byte data in 100ms, I<sup>2</sup>C slave will restart. Tango C44 operates only as a slave device. The I<sup>2</sup>C interface is functional in active and sleep modes. In sleep mode, an asynchronous address match detector hardware allows a sleeping Tango C44/C48 to recognize its address and wake up. And The firmware can implements different I<sup>2</sup>C touch protocols. The timings for example that as table 11 and figure 33.
- 5. I<sup>2</sup>C slave can hold off the master in the middle of a transaction using what's called clock stretching (the slave keeps SCL pulled low until it's ready to continue). Refer to figure 34 for a example.

#### 1.8.2 I<sup>2</sup>C address

1. MSI device address = 0x5C.

Table 11: I<sup>2</sup>C timing

| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                             |              | rable iii. 9 minig                              |                      |     |     |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------|----------------------|-----|-----|------|
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                               | Symbol       | Parameter                                       | Min                  | Тур | Max | Unit |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                               | $T_{LOW}$    | IIC clock low time                              | 2 • T <sub>CPU</sub> |     |     |      |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                               | $T_{HIGH}$   | IIC clock high time                             | 2 • T <sub>CPU</sub> |     |     |      |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                               | $T_{HD,STA}$ | IIC clock hold time                             | 2 • T <sub>CPU</sub> |     |     |      |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                               | $T_{SU,STA}$ | IIC start setup time                            |                      |     |     |      |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                               | $T_{SU,STO}$ | IIC stop setup time                             |                      |     |     |      |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                              | $T_{HD,DAT}$ | IIC data hold time, when driven by master side  |                      |     |     |      |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                               | $T_{SU,DAT}$ | IIC data setup time, when driven by master      |                      |     |     |      |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                              |              | side                                            |                      |     |     |      |
| from slave side, when CPU is in CPU_active or CPU_wait mode $T_{CS,S}$ IIC clock stretching timer before acknowledge from slave side, when CPU is in CPU_sleep mode $T_{CSR}$ IIC clock stretching release time $9 \cdot T_{CPU}$ $T_{VD,DAT}$ I C data valid after clock change, when data is driven by slave side | $T_{BUF}$    | IIC bus free time                               | 4.7                  |     |     | us   |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                              | $T_{CS,A}$   | IIC clock stretching timer before acknowledge   |                      | tbd |     |      |
| $T_{CS,S}$ IIC clock stretching timer before acknowledge from slave side, when CPU is in CPU_sleep mode $T_{CSR}$ IIC clock stretching release time $9 \bullet T_{CPU}$ $T_{VD,DAT}$ I C data valid after clock change, when data is driven by slave side                                                           |              | from slave side, when CPU is in CPU_active or   |                      |     |     |      |
| from slave side, when CPU is in CPU_sleep mode $T_{CSR}$ IIC clock stretching release time $9 \bullet T_{CPU}$ $T_{VD,DAT}$ I C data valid after clock change, when data is driven by slave side                                                                                                                    |              | CPU_wait mode                                   |                      |     |     |      |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                              | $T_{CS,S}$   | IIC clock stretching timer before acknowledge   |                      | tbd |     |      |
| $T_{CSR}$ IIC clock stretching release time $9 \bullet T_{CPU}$ $T_{VD,DAT}$ I C data valid after clock change, when data is driven by slave side                                                                                                                                                                   |              | from slave side, when CPU is in CPU_sleep       |                      |     |     |      |
| $T_{VD,DAT}$ I C data valid after clock change, when data is driven by slave side                                                                                                                                                                                                                                   |              | mode                                            |                      |     |     |      |
| driven by slave side                                                                                                                                                                                                                                                                                                | $T_{CSR}$    | )                                               | 9 • T <sub>CPU</sub> |     |     |      |
| ·                                                                                                                                                                                                                                                                                                                   | $T_{VD,DAT}$ | I C data valid after clock change, when data is | 9 • T <sub>CPU</sub> |     |     |      |
| T <sub>TCPU</sub> CPU master clock period 55 ns                                                                                                                                                                                                                                                                     |              | driven by slave side                            |                      |     |     |      |
|                                                                                                                                                                                                                                                                                                                     | $T_{TCPU}$   | CPU master clock period                         |                      |     | 55  | ns   |







Figure 33: I<sup>2</sup>C timing example



Figure 34: I<sup>2</sup>C clock stretching example



## 2 Data Protocol

The communication follows  $I^2C$  convention. Refer to figure 35 for a definition of the symbols used.



Figure 35: I<sup>2</sup>C symbols

#### 2.1 Introduction

The protocol for data exchange has been designed with the following considerations

- Most of the data traffic are read operation to get the finger or fingers position
- Read operation do need an initial write operation.
- Write operations are most of the time power management and interrupt setting instructions
- Interrupt pulse width setting adjustments need a write operation.

#### 2.1.1 Read operation

Read packets have variable content length, decided by the host. It is available to do a single read operation or a sequential read operation. Therefore, the beginning register address is need to set before a read operation. And the data sent exactly follow the register table 12, table 14, table 15, table 18. And,the firmware in the slave will use a memory copy of the register for I<sup>2</sup>C slave read operation, so that firmware can continue updates, and I<sup>2</sup>C slave is still using a consistent (but old) coordinates for read operation.

- In a sequential read operation, the first data sent by the MSI device is therefore the touching register, and then the X and Y coordinates of the first finger, then 2nd finger, 3rd finger, 4th finger and then coordinates of the 5th finger, and so on. referred in figure 37.
- If the host do not finish the read operation when the ATTB line is set again, the slave firmware will delay to update coordinates registers for I<sup>2</sup>C read operation until the host finish the read operation. referred to first part of figure 38.
- I<sup>2</sup>C stop condition will release data protection and allow the slave firmware update the coordinates registers for I<sup>2</sup>C read operation. So, the host has the chance to get incorrect data when it get the coordinates data with single read operation. Because the host send many times of I<sup>2</sup>C stop condition in each multi-fingers coordinates position reading, it will give the slave firmware chance to update the coordinates registers for I<sup>2</sup>C read operation, the host will give a combines unrelated data (combines new and old coordinates together), referred to the second part of figure 38.





Figure 36: Read operation



Figure 37: Coordinates read operation



Figure 38: Coordinates read operation explanation

## 2.1.2 Write operation

Write packets have variable content length, decided by the host. Write operation stops when host issues an I<sup>2</sup>C STOP symbol. The write packet is illustrated in figure 39 and figure 40. Following the I<sup>2</sup>C device address, the first byte of the write packet is always the destination register address, referred in table 12, table 14, table 15, table 18. Subsequent data value are written at the register pointed by the address, immediately upon reception of the byte. The address counter is automatically incremented. Subsequent data bytes are treated in continuation of the writing operation.



Figure 39: Write operation.



Figure 40: Write mode setting operation.



## 2.2 MSI Registers

## 2.2.1 Endianness

Data are little endian, which means LSB byte appears before MSB byte.

## 2.2.2 Registers organization

The accessible registers are shown in the table 12, table 14, table 15, table 18. These registers are technically accessible both for reading or writing direction. However, most registers have only one meaningful direction: finger position registers, for example, are typically used in read direction, and writing to them will have no effect; their content will be overridden after a new sensor scan.

Table 12: MSI registers, coordinates

| Address  | Туре | Name      | Description             | Category |
|----------|------|-----------|-------------------------|----------|
| 0        | char | touching  | Bit field, see table 13 |          |
| 1        | char | buttons   | Buttons bitfield        |          |
| 2 (lsb)  | int  | posx1     | Finger #1 X position    | 1        |
| 3 (msb)  |      |           |                         |          |
| 4 (lsb)  | int  | posy1     | Finger #1 Y position    |          |
| 5 (msb)  |      |           |                         |          |
| 6        | char | id1       | Finger #1 identificator |          |
| 7 (lsb)  | int  | posx2     | Finger #2 X position    | 1        |
| 8 (msb)  |      |           |                         |          |
| 9 (lsb)  | int  | posy2     | Finger #2 Y position    |          |
| 10 (msb) |      |           |                         | touch    |
| 11       | char | id2       | Finger #2 identificator | toden    |
| 12 (lsb) | int  | posx3     | Finger #3 X position    |          |
| 13 (msb) |      |           |                         |          |
| 14 (lsb) | int  | posy3     | Finger #3 Y position    |          |
| 15 (msb) |      |           |                         |          |
| 16       | char | id3       | Finger #3 identificator |          |
| 17 (lsb) | int  | posx4     | Finger #4 X position    |          |
| 18 (msb) |      |           |                         |          |
| 19 (lsb) | int  | posy4     | Finger #4 Y position    |          |
| 20 (msb) |      |           |                         |          |
| 21       | char | id4       | Finger #4 identificator |          |
| 22 (lsb) | int  | posx5     | Finger #5 X position    |          |
| 23 (msb) |      |           |                         |          |
| 24 (lsb) | int  | posy5     | Finger #5 Y position    |          |
| 25 (msb) |      |           |                         |          |
| 26       | char | id5       | Finger #5 identificator |          |
| 27       | char | strength1 | Finger #1 strength      |          |
| 28       | char | strength2 | Finger #2 strength      | ]        |
| 29       | char | strength3 | Finger #3 strength      | ]        |
| 30       | char | strength4 | Finger #4 strength      |          |
| 31       | char | strength5 | Finger #5 strength      |          |



Table 13: Touching

| Bit 0,1,2 | Nb of fingers touching (NBF)                                                   |
|-----------|--------------------------------------------------------------------------------|
| Bit 3     | Noise flag (indicates the report is unreliable) (NOI)                          |
| Bit 4     | message flag (indicates a message string is sent by slave) (MSG)               |
| Bit 5     | buffer indicates the master has missed more than 2 reports, which are          |
|           | stored in buffer array (BUF)                                                   |
| Bit 6     | palm flag (indicates the algorithm has a palm or similar blocking issue) (PAL) |
| Bit 7     | water flag, indicates the algorithm has a rejected inputs due to water (WAT)   |

Table 14: MSI registers, gestures and monitoring

| Address              | Туре | Name             | Description                                                                                                         | Category   |
|----------------------|------|------------------|---------------------------------------------------------------------------------------------------------------------|------------|
| 32 (lsb)<br>33 (msb) | int  | initial_distance | Distance separating fingers on the first time multitouch is detected                                                | gesture    |
| 34 (lsb)             | int  | distance         | Distance separating fingers                                                                                         |            |
| 35 (msb)             |      |                  |                                                                                                                     |            |
| 36 (lsb)             | int  | ratio            | 100·distance / initial_distance                                                                                     |            |
| 37 (msb)             |      |                  |                                                                                                                     |            |
| 38                   | char | water_level      |                                                                                                                     |            |
| 39                   | char | noise_level      |                                                                                                                     |            |
| 40                   | char | palm_level       |                                                                                                                     | monitor    |
| 41                   | char | signal_x         |                                                                                                                     |            |
| 42                   | char | signal_y         |                                                                                                                     |            |
| 43                   | char | button1button8   | Signal level of the buttons                                                                                         | buttons    |
| 50                   |      |                  |                                                                                                                     |            |
|                      |      |                  | Power management register.                                                                                          |            |
| 51                   | char | power_mode       | See subsection                                                                                                      |            |
|                      |      |                  | §2.2.4 and table 19                                                                                                 |            |
| 52                   | char | INT_mode         | Control of the ATTB pin, see                                                                                        | power      |
|                      |      |                  | subsection §2.2.5 and table 20                                                                                      | management |
| 53                   | char | INT_width        | ATTB pulse width                                                                                                    |            |
| 54                   | char | Sleep_freq       | Scanning frequence in Sleep mode                                                                                    |            |
| 55                   | char | Auto_sleep_delay | The delay time, the start is the last touch released in Active mode and the end is switch into Sleep mode succesful |            |
| 56-57                | char |                  | reserved for future use                                                                                             |            |
| 58                   | char | SPECOP           | Special operation . See table 16                                                                                    | special    |
| 59 (lsb)<br>60 (msb) | int  | EEPROM_read_addr | Address used during special operation                                                                               | operations |
| 61                   | char | Engineering_cmd  | Allows, with I <sup>2</sup> c, to send "hyper<br>terminal like commands" for<br>engineering modes                   |            |
| 62 (lsb)<br>63 (msb) | int  | CRC              | FLASH CRC value (must be requested by SPECOP), excluding "EEPROM" zone                                              | version    |
| 64-95                | char | version[031]     | Customer version control (32bytes)<br>(imap to "eeprom")                                                            |            |



| Address                | Type | Name           | Description                                                                              | Category |
|------------------------|------|----------------|------------------------------------------------------------------------------------------|----------|
| 96-135                 | char | message[039]   | Null terminated ASCII message string for engineering and debug purpose                   |          |
| 136 (lsb)<br>137 (msb) | int  | RAW_CTRL       | Controls RAW data mode (internal, raw, etc) see table 17                                 |          |
| 138                    | char | cross_x        | X coordinate for method 1 crossing node measurement request                              | method 1 |
| 139                    | char | cross_y        | Y coordinate for method 1 crossing node measurement request                              | THE HOUT |
| 140 (lsb)<br>142 (msb) | int  | cross_node     | Measurement result for method 1                                                          |          |
| 142 (lsb)<br>143 (msb) | int  | RAW[069]       | Raw data, content controlled by RAW_CTRL register, or alternatively, history buffer (see | RAW data |
| 144 (lsb)<br>145 (msb) | int  | shared with    | below)                                                                                   |          |
| etc.                   | int  | history_buffer |                                                                                          |          |

Table 15: MSI registers, gestures and monitoring

Table 16: SPECOP

| 0 | Normal operation                                                           |
|---|----------------------------------------------------------------------------|
| 1 | "EEPROM" read operation, start address must be written in EEPROM_read_addr |
| 2 | "EEPROM" write operation NOT IMPLEMENTED                                   |
| 3 | Calibration                                                                |
| 4 | CRC checksum of the application in Flash                                   |

## 2.2.3 RAW\_CTRL write&read

It is advised to use INT mode=0x08 when debug information are consulted (RAW\_CTRL register not zero). Also, the slave can not instantly refresh the RAW tables following a modification by the master to the RAW\_CTRL register, since in some conditions a relatively lengthy collection of measurements has to be performed. The master however can have the guaranty that the data reported in the RAW table reflects the request placed in RAW\_CTRL if 2 ATTb pulses have elapsed. If the request in RAW\_CTRL is unchanged, to every new ATTb pulse corresponds a refresh of the RAW table.



Figure 41: RAW\_CTRL write&read



# Table 17: RAW\_CTRL

| Bit 0  | Choose function (0: history buffer, 1: RAW data, 2: system info) See table 18  |  |
|--------|--------------------------------------------------------------------------------|--|
| Bit 1  | Choose function (o. history buller, 1. KAW data, 2. system into) See table 16  |  |
| Bit 2  | Method (0 0r 1)                                                                |  |
| Bit 3  | Show offset correction (and low-pass filtering for M0)                         |  |
| Bit 4  | Show m0 sensitivity adjustment (bit3 must also be set)                         |  |
| Bit 5  | M1 pattern small (0) or pattern large (1)                                      |  |
| Bit 6  | M1 sense direction (0:Y,1:X)                                                   |  |
| Bit 7  | M1 band scan. if 0, only report a single cross node. If 1,report a full X axis |  |
|        | scan at RAW position                                                           |  |
| Bit 8  | Disable Algorithm                                                              |  |
| Bit 9  | Enable single shot RAW refresh, must be set to 1 and bit9 to 0. Auto back to   |  |
|        | 0 and bit9 to 1 after single shot is done                                      |  |
| Bit 10 | Refresh frozen after single shot is done when 1. Set to 0 to release the       |  |
|        | freeze and go back to normal refreshing                                        |  |
| Bit 11 |                                                                                |  |
| Bit 12 |                                                                                |  |
| Bit 13 |                                                                                |  |
| Bit 14 |                                                                                |  |
| Bit 15 |                                                                                |  |

Table 18: MSI registers, history buffer

| Address                | Type | Name         | Description                                                                                                      | Category       |
|------------------------|------|--------------|------------------------------------------------------------------------------------------------------------------|----------------|
| 142                    | char | interval     | Sub sampling rate when filling the history buffer. Disable: 0. Keep all points: 1. Keep one out of two: 2.  Etc. | history buffer |
| 143                    | char | buffer_level | Number of fingers report in the buffer                                                                           |                |
| 144 (lsb)<br>145 (msb) | int  | posx         | Coordinate X of the reported point, at time=0                                                                    |                |
| 146 (lsb)<br>147 (msb) | int  | posy         | Coordinate Y of the reported point, at time=0                                                                    |                |
| 148 (lsb)<br>149 (msb) | int  | posx         | Coordinate X of the reported point at time=1                                                                     |                |
| 150 (lsb)<br>151 (msb) | int  | posy         | Coordinate Y of the reported point at time=1                                                                     |                |
|                        |      |              |                                                                                                                  |                |
| 298 (lsb)<br>299 (msb) | int  | posx         | Coordinate X of the reported point, at time=19                                                                   |                |
| 300 (lsb)<br>301 (msb) | int  | posy         | Coordinate Y of the reported point, at time=19                                                                   |                |



# 2.2.4 Power\_mode register

The POWER\_MODE register controls the power management and operation of the MSI device. However, modification becomes effective at any time. There are shown in the table 19

Table 19: Power\_mode register

| Bit | Name            | Description                                                                                                                                                                                                                                                                                                                 |  |  |
|-----|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7-3 | -               | Not used                                                                                                                                                                                                                                                                                                                    |  |  |
| 2   | ALLOW_SLEEP     | Allow self demotion from active to sleep mode, provide that this flag is set. If the MSI device is in active mode and no finger is detected for more than IDLE_PERIOD time, then it allow automatically jumps to sleep mode. If this flag is not set, the host must explicitly switch the device from active to sleep mode. |  |  |
| 1-0 | POWER_MODE[1-0] | Power mode setting of the MSI device:<br>00: Active Mode<br>01: Sleep Mode<br>11: Freeze Mode                                                                                                                                                                                                                               |  |  |

# 2.2.5 INT\_mode register

Table 20: INT\_mode register

|     |               | <u> </u>                                        |  |  |
|-----|---------------|-------------------------------------------------|--|--|
| Bit | Name          | Description                                     |  |  |
| 7-4 | -             | Not used                                        |  |  |
| 3   | EN_INT        | 0: disable interrupt mode                       |  |  |
| 3   |               | 1: enable interrupt mode                        |  |  |
| 2   | INT_POL       | 0: the interrupt is low-active (default)        |  |  |
| 2   |               | 1:the interrupt is high-active                  |  |  |
|     |               | 00: INT assert periodically                     |  |  |
| 1-0 | INT_MODE[1-0] | 01: INT assert only when finger moving(default) |  |  |
| 1-0 |               | 10: INT level assert only when finger touch     |  |  |
|     |               | 11: INT pulse assert only when finger touch     |  |  |
|     |               |                                                 |  |  |



# 2.3 Details about coordinates report and finger ID

## 2.3.1 Double buffering and atomic access

The I²C register table is a resource which is potentially accessed by two different asynchronous processes. After each new scan of the sensor, touch coordinates are computed, and the values in the I²C table are refreshed. Concurrently, the I²C master may consult the I²C registers table and read one byte after one byte the coordinates, a process whose speed is limited by the I²C baud rate. It is important that the action of refresh, performed after the sensor scan, does not collide with the access by the I²C master. Otherwise, the I²C master may retrieve inconsistent data which is a mix of older (before refresh) and newer coordinates (after refresh), yield to large apparent touch errors. Pixcir implements a protection mechanism which ensures that data access by the I²C master can not be cut (atomic) for the full time of the access. The mechanism is based on a system of double RAM buffer shown in figure 42. When the I²C master starts a read operation of the slave, the section of registers containing finger coordinates is locked. Even if the section is locked, refresh operation is not put on hold, but is rather directed to a second RAM buffer. Keeping the refresh action on hold would reduce the scan rate. Once the I²C bus is released, an instant buffer swap can be performed, presenting the freshest set of coordinates.



Figure 42: Registers table overview

The conditions for the mechanism to work are the following:

The read operation of the coordinates table must be performed with a single I<sup>2</sup>C transaction, starting with a single START and ending with a single STOP, potentially reading all 32 bytes continuously. It is forbidden to read the table in small parts interleaved with STOP and START or RESTART since a RAM refresh can potentially occur in between



- The read operation of the coordinates table must be performed within a limited time. The read operation should not last longer than 2x the scan time of the sensor: the first refresh action can be safely stored in the shadow buffer, but the subsequent refresh would overwrite the active I<sup>2</sup>C buffer, and the master would retrieve a mix of data. One scan time is approximatively 4ms, therefore the I<sup>2</sup>C read must finish within approximatively 8ms. Reading 32 bytes with an I<sup>2</sup>C speed of 100bit/s takes normally less than 3ms.
- It is mandatory to release the I<sup>2</sup>C bus as soon as the coordinates data are read by the master with a STOP.

## 2.3.2 Status registers

There are 2 status registers, TOUCH and BUTTON, respectively for fingers and buttons reports. The TOUCH register is described in table 21. One important value stored in TOUCH register is NBF (number of fingers)

Table 21: Touch register

| register | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 bit1 |  | bit0 |
|----------|------|------|------|------|------|-----------|--|------|
| TOUCH    | WAT  | PAL  | BUF  | MSG  | NOI  | NBF       |  |      |

WAT Water flag, indicates report is unreliable; the level is reported in WATER\_LEVEL

PAL Palm flag, indicates report is unreliable; the level is reported in PALM\_LEVEL

**BUF** Buffer flag indicates that the master has missed more than 1 report; the unread coordinates are stored in a buffer mechanism explained in its dedicated section

MSG Message flag, indicates that the algorithm must display an ASCII string; explained in its dedicated section

NOI Noise flag, indicates the report is unreliable; the level of noise is reported in NOISE\_LEVEL

NBF Number of fingers touching; ranging between 0 and 5 touching fingers

### 2.3.3 Difference in finger ID and finger slot

Fingers coordinates are reported using *report slots* in the I<sup>2</sup>C table. These slots contain X, Y and ID information. In addition, the finger's touching strength is stored at the end of this section. *It is very important to understand the difference between report slots and finger ID*. When there is a number of touching fingers smaller than the maximum of 5 allowed, which means NBF<5, some report slots are unused. The I<sup>2</sup>C master only needs to read the NBF first slots, since the firmware guaranties that unused slots are always at the end of the table. This reduces the amount of I<sup>2</sup>C data. On the other hand, the order of the slots used for touching finger can not always be garantied. For example when the number of touching fingers decreases, empty slots could potentially appear in the middle of the table, and the algorithm will reorder the slots; this situation is shown at letter 'D' of the figure 44. Two coordinates reports contiguous in time will not necessarily allocate the same slots for the same fingers. It means that I<sup>2</sup>C master should never rely on the report slot position as a replacement of finger ID. Only the finger ID is the valid information to keep track of fingers.





Figure 43: Coordinates section



Figure 44: Finger slot system. Slot order is never guarantied, the master must always check the finger ID tag. Empty slots are however always at the end of the i<sup>2</sup>c table.





Figure 45: Finger ID system. Dots which can not link to an older report get a new finger ID assignement.



# Algorithm 1 Fingers table

```
typedef struct
{
uint8_t touch;
uint8_t button;
uint8_t posx1_L;
uint8_t posx1_H;
uint8_t posy1_L;
uint8_t posy1_H;
uint8_t id1;
uint8_t posx2_L;
uint8_t posx2_H;
uint8_t posy2_L;
uint8_t posy2_H;
uint8_t id2;
uint8_t posx3_L;
uint8_t posx3_H;
uint8_t posy3_L;
uint8_t posy3_H;
uint8_t id3;
uint8_t posx4_L;
uint8_t posx4_H;
uint8_t posy4_L;
uint8_t posy4_H;
uint8_t id4;
uint8_t posx5_L;
uint8_t posx5_H;
uint8_t posy5_L;
uint8_t posy5_H;
uint8_t id5;
uint8_t strength1;
uint8_t strength2;
uint8_t strength3;
uint8_t strength4;
uint8_t strength5;
} PIXCIR_I<sup>2</sup>C_shadow_t;
```



# 2.4 Power management

There are four power modes. The master can change the power mode by writing into the slave POWER\_MODE register. This operation can be executed at any time.

#### 2.4.1 Active mode

In this mode, the slave resumes with a new scan directly after each  $I^2C$  transfer (after ATTB rising edge). This is used to reach the highest refresh rate (reach to 400Hz), but also has the highest current consumption. Figure 46 shows how to force the slave into Active mode.



Figure 46: Active mode sequence

### 2.4.2 Sleep mode

This mode is selected to decrease the current consumption during low activity phases on the sensor, which need a lower refresh rate(10Hz or can be controlled by **Sleep\_freq** in table 14). The MSI does automatically switch to Active mode when finger is detected or by setting the POWER\_MODE register to Active mode. Also, the MSI can automatically switch from Active to Sleep mode when no finger is detected for more than IDLE\_PERIOD time, provided that ALLOW\_SLEEP bit is set in the POWER\_MODE register. Figure 47 shows how to force the slave into Sleep mode. Figure 48 Figure 45 shows how to force the slave to switch automatically into Sleep mode (set ALLOW\_SLEEP bit in POWER\_MODE register).



Figure 48: Sleep mode automatically switch sequence

#### 2.4.3 Freeze mode

In this mode, the slave MCU internal clock source is stopped, and consumption is only MOS leakage. Figure 49 shows how to force the slave into Freeze mode. There are two ways to wake up from freeze mode.

- RST pin pull down (connect to the Ground) (default)
- ATTB pin change ("1 to 0" or "0 to 1")



Figure 49: Freeze mode sequence



### 2.4.4 Power consumption

Table 22: Power Consumption list

| Power Supply |         |                  | 3.3V |      |      |      |
|--------------|---------|------------------|------|------|------|------|
| Power Mode   | Fingers | $F_{scan\ (Hz)}$ | Min. | Тур. | Max. | Unit |
|              | 1       | 280              |      | -    | 4    | mA   |
|              | 2       | 160              |      | -    | 5    | mΑ   |
| Active mode  | 3       | 90               |      | -    | 5.2  | mΑ   |
|              | 4       | 80               |      | -    | 5.4  | mΑ   |
|              | 5       | 75               |      | -    | 5.6  | mA   |
| Sleep mode   | 0       | 10               |      | -    | 0.11 | mA   |
| Freeze mode  | -       |                  |      | -    | 2    | uA   |
| bootload     | -       |                  |      | -    | 6.2  | mA   |
| Calibration  | -       |                  |      | -    | 6.2  | mA   |

The figure 50 shows that how is the  $I^2C$  wake up in deep sleep mode.and it shows its Power Consumption .



Figure 50: The example for I<sup>2</sup>C wake up



# 2.4.5 Power mode diagram

Figure 51 shows the power mode change diagram.



Figure 51: Power mode diagram sequence



# 2.5 Special operations

The SPECOP register is used to request maintenance operations.

#### 2.5.1 Normal Mode

When SPECOP is written with the code 0x00, the following read and write operation will transmit the RAM.

### 2.5.2 EEPROM read operation

EEPROM content can be read by the host. When SPECOP is written with the code 0x01, the following read operation will transmit the EEPROM memory. Master device will read the EEPROM memory from address previously stored in EEPROM\_read\_addr.

### 2.5.3 EEPROM write operation

The 512 bytes of the EEPROM can be written by the host through the MSI interface, as shown in figure 52. The SPECOP register must be set to 0x02. Following this command, ATTB line will be kept low during the whole operation. The MSI device now interprets write commands as addressed to the EEPROM. These write operation must only contain one byte of data, which means the requests contains EEPROM address (16 bits) and EEPROM data (8 bits). After each such writing request, a delay (no  $\rm I^2C$  traffic) of  $10\,\rm ms > T_{\rm EEPROM} > 4\,\rm ms$  must be respected in order to guaranty the erase and write cycle of the EEPROM. The EEPROM writing mode is ended by performing a dummy read operation.



Figure 52: EEPROM write operation

#### 2.5.4 Calibration

The objective of the calibration need to do one-time total calibration before product packaged and enable the border tracking calibration action in the product life.

**One-time total calibration** The objective of the one-time calibration is to measure the capacitance offsets of the electrode system when no finger is touching, and to store these values into EEPROM. After this, during normal operation, this calibration data is subtracted from the values measured. This operation should be necessary only once in the product life, as part of the final adjustment after the sensor module is mounted in its destination case. The calibration must be done with a clean sensor surface. When SPECOP is written with the code 0x03, the following will transmit to do calibration function and then he SPECOP register will take back its default zero



value. The sequence for calibration is shown in the figure 53. Also the measurement for the calibration lasts no longer than  $10\,\mathrm{ms}$ , the EEPROM erase and write cycle requires that the power supply be kept on for a duration of at most  $T_{\mathrm{CAL}} < 500\,\mathrm{ms}$  (for one Tango solution). The ATTB line will be pulled up after finish calibration.



Figure 53: Calibration sequence

# **Border tracking calibration**

# **Drift** Analysis

Storage test (drift when panel is off; drift detected at startup):



Figure 54: Storage test



High humidity test (drifting during the use):



Figure 55: High humidity test

Conclusion: In both cases drift affects only edges.

Border drift value will be permanently monitored and adjusted. And drift change is much slower than finger signal change. Signal change speed:

- Few units/hour for drift signal
- Few unit/sec for finger signal



Figure 56: Border electrodes drift value

- Select "drift\_comp" as 0x01 to active the border tracking calibration, please refer to chapter 9 EEPROM table.
- Border tracking algorithm permanently monitors and adjusts offsets of the 1st and last channels. The algorithm can differentiate cancel fingers from offset due to drift.
- Any of 1st channels has clipped, then there is no more visible drift, the system will fails.

### 2.5.5 CRC checksum

When SPECOP is written with the code 0x04, the following will transmit to CRC checksum operation, then the SPECOP register will take back its default zero value. The whole program



memory checksum result will be wrote in the crc register. After each such writing request, a delay (no I $^2$ C traffic) of  $200\,\mathrm{ms} > T_{\mbox{EEPROM}} > 150\,\mathrm{ms}$  (System Clock 8MHz) must be respected in order to guaranty checksum cycle of CRC. ATTB line will pull up when finish the crc checksum.zerocrossing

#### 2.5.6 Bootloader

When SPECOP is written with the code 0x05, the following will transmit to bootloader operation, then jump to the start address of the bootloader section and the SPECOP register will take back its default zero value. See §section3

#### 2.6 Coordinates characteristics

The reported posX and posY integer coordinates of the finger(s) position(s) are related to the indexes illustrated on figure 57, where  $X_0$  to  $X_{n-1}$  and  $Y_0$  to  $Y_{k-1}$  represent the X respectively Y electrodes. The scaling factor is 512 units per index pitch. For example, a finger touching the active area over X index 2.7 and Y index 1.4 will have the reported coordinates posX = 2.7 \* 512 = 1382 and posY = 1.4 \* 512 = 717.



Figure 57: Active area coordinates indexes

As illustrated on figure 58, in the boarders of the active area the reported coordinate of the axis in which the finger is over or close to index 0 (X in this example) will be slightly shifted from the real finger position ( $\triangle x \neq 0$  in this example), whereas the coordinate of the other axis (Y in this example) is not affected ( $\triangle y = 0$  in this example). This is not any more the case in the accurate area which lays from X indexes 1.5 to (n-1.5) and Y indexes 1.5 to (k-1.5). Note that in any case, the coordinates are bounded inside the dark gray area shown on figure 59.





Figure 58: Accuracy of the coordinates vs real finger position on active area



Figure 59: Active area accuracy zones and coordinates boundary



# 3 Bootloader

### 3.1 Introduction

The device can operate in two different modes:

**Normal mode,** which is the normal operation. The device uses the following  $I^2C$  address: 0x5C

**Bootloader mode** which allows loader operation. The device uses another I<sup>2</sup>C address: 0x5D, and uses a specific syntax.

In bootloader mode, the device uses a different, more simple  $I^2C$  servicing firmware, which is totally separated from normal  $I^2C$ . This means that the entire firmware of normal mode can be reflashed, including the  $I^2C$  code itself



Figure 60: Bootloader flow diagram (for illustration purpose only)

# 3.2 Switching to bootloader

Switching from normal mode to bootloader mode can be done by two methods:

• by software, be modifying the SPECOP register by an I<sup>2</sup>C command to address 0x5C.



• by hardware reset, followed by an appropriate I<sup>2</sup>C command to address 0x5D.

# 3.3 Bootloader read operation

In bootloader mode,  $I^2C$  read operation always send the same sequence of information:

- STATUS reports a status register
- FLASHLOCK reports the flash status as stored in EEPROM[511]:
  - 0xFF means EEPROM is erased, flash status is unknown. Jump to application is impossible.
  - 0x00 means the flash has been locked. Jump to application is impossible.
  - 0xA5 means the flash has been unlocked. Jump to application is possible.
- VERSION reports the bootloader version
- KEY reports the customer cryptographic key (this is just a "label", not the actual key!)
- Reserved: further read will issue a stream of zero. These positions are reserved for future use.

## 3.4 Bootloader write operation

In bootloader mode, I<sup>2</sup>C write operation always follow the same sequence of data

 OPCODE, which is a command to execute, followed by optional DATA, a variable length sequence.

The OPCODE command is executed after the end of the I<sup>2</sup>C transaction. The bootloader can understand the following OPCODE commands:

- INIT (code 0): reinitialize the cryptography engine, and allow for a new upgrade
- USER (code 1): switch to normal mode.
- AES (code 2): load a frame. Frames are decrypted and interpreted after the I<sup>2</sup>C STOP transition. The device will release the INT signal and will not respond to any I<sup>2</sup>C solicitations during the execution of this instruction. These pages gave a secondary OPCODE, which selects either:
  - Actual writing of FLASH pages
  - Final check of the whole FLASH and unlocking
- EEPROM page (code 3): allow user to modify EEPROM without cryptography. The CRC error flag is set if either transmission or writing to the EEPROM failed





Figure 61: Examples of I<sup>2</sup>C communication. Top row shows the transition from normal to bootloader mode, followed by a read operation which reads the status, bootloader version and crypto key information. The row in the middle shows the sequence of sending data frames, followed by a flashing operation, follow by checking the status register and a continuation of frame loading. The bottom row shows the switching from bootloader back to normal mode.

### 3.5 File format

### 3.5.1 Header

The header contains two lines starting with # sign:

- First line is the bootloader version (in hex code, single byte)
- Second line is the key identifier (in hex code, single byte)

### 3.5.2 Frame format

The frame format is shown in figure 62.





Figure 62: Format of a encrypted frame

The OPCODE (1 byte, code 02) and the CRC (2 bytes) values are already prepared and are already contained in the ASCII file. The format of the ASCII file is shown here under. Each frame starts with a '\$' sign and ends with a UNIX like return carriage '\n'. Each frame is 143 bytes long, coded in HEX.

### 3.5.3 File example

#01

#AO

! Comment example

 $\$023FD38AE5706C42BCDFD533DFD39D860C90FF9672AFC69E47CA035BE2775F\\\$029C081C92AD4FC9E74B000D0B669B0445E86DFC37824D0D7702D4BC6DBC34$ 

! Comment again here

\$02E3C7B35082AD22A61DF0EB571F758DFB61ED6D27964EE99B44AD5D31317D

The CRC of the part is computed out of the 141 first data bytes (it therefore includes the OPCODE field). The CRC function is CRC-16 with polynomial commonly called 0x8005. It is optional for the host bootloader to check the CRC value (this only prevents data corruption of the ASCII file).

# 3.6 Error handling

Table 23: Status register

| Bit | Symbol  | Description                                                                                                                                                                                                                                                                                                                                                                         |
|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CRCERR  | Set to 1 if the computed CRC does not match the                                                                                                                                                                                                                                                                                                                                     |
|     | ОПОШТ   | transmitted CRC.                                                                                                                                                                                                                                                                                                                                                                    |
| 6   | FRMCNT6 | Frame counter. This counter counts the number of successfully received encrypted frames.  Should a CRC error occure, the host should send the frame following the FRMCNT value. For example, if a CRC error occures and if FRMCNT==3, the host should send againt the fram #4.  Neither the frame counter nor the CRCERR flags are indication of correctness of the decryption key. |
| 5   | FRMCNT5 | 31                                                                                                                                                                                                                                                                                                                                                                                  |
| 4   | FRMCNT4 |                                                                                                                                                                                                                                                                                                                                                                                     |
| 3   | FRMCNT3 |                                                                                                                                                                                                                                                                                                                                                                                     |
| 2   | FRMCNT2 |                                                                                                                                                                                                                                                                                                                                                                                     |
| 1   | FRMCNT1 |                                                                                                                                                                                                                                                                                                                                                                                     |
| 0   | FRMCNTO | LSB                                                                                                                                                                                                                                                                                                                                                                                 |



# 3.7 Example

The figures 63 to 66 show a typical sequence of firmware upgrade. The total time is 7 seconds.



Figure 63: Overview of a full firmware upgrade. Reset pulse is followed by 4 EEPROM pages, then by 112 FLASH pages, then followed by a full CRC of the flash, finally, the system jumps into user application mode and start of scan, recognized by the high activity of SPI clock.





Figure 64: Detail of a EEPROM page, where SPI clock shows 128 pulses, one for each byte.





Figure 65: End of EEPROM pages, followed by a reset of the cryptography machine, and followed by some some FLASH pages.





Figure 66: End of FLASH pages writing, followed by a check of the full 112 pages of FLASH, visible as 112 pulses. Then the system jumps into normal application, which shows a high activity of SPI clock.



# 4 EEPROM parameter

### 4.1 EEPROM features

Tango Core eeprom stores all the project related parameters for use with the firmware. These parameters include pinmap, scanning patters, SPI speed etc.

The parameter structure within EEPROM is defined in the firmware as c structure: eeprom\_t.

#### 4.2 Structure members

### Algorithm 2 Top level parameter structure

```
typedef struct
{ uint8_t version[32];
eep_hal_t hal;
eep_sal_t sal;
eep_salp_t salp;
eep_algo_t algo;
}
eeprom_t;
```

There are five members in eeprom t:

version 32 character string storage reserved for customer use

eep\_hal\_t Hardware abstraction layer, a structure by itself which contains sub members

eep\_sal\_t Setup abstraction layer, a structure by itself which contains sub members

**eep\_salp\_t** Setup abstraction layer plus, a structure by itself which contains sub members

**eep\_algo\_t** Algorithm layer, a structure by itself which contains sub members

### 4.3 version

### 4.3.1 version

32 bytes are allocated for customer's use. The content does not influence the operation of the firmware. The content can be retrieved by .....

#### 4.4 eep hal thal

Hardware Abstraction Layer (HAL)

This part auto generate from **xml** tool, customer can't modified them.

#### 4.4.1 EEP CUSTOMER NAME

Put customer company name, max 11 characters. The content does not influence the operation of the firmware, just for user mark.

### 4.4.2 PRODUCT INCH

Recorded touch screen size, the content does not influence the operation of the firmware, just for user mark.



# 4.4.3 **EEP\_RES\_X**

Resolution of X asix.

# 4.4.4 **EEP\_RES\_Y**

Resolution of Y asix.

# 4.5 eep\_sal\_t sal

Setup Abstraction Layer (SAL)

# 4.5.1 EEP\_X0N

Number of electrodes for X axis.

# 4.5.2 EEP\_X0\_OPTION

| bit | function                                        |
|-----|-------------------------------------------------|
| 0   | bit 0-2 SPI channel set                         |
| 1   | 0b000 SPI 0, 0b001 SPI 1                        |
| 2   | 0b010 SPI 2                                     |
| 3   | unused                                          |
| 4   | unused                                          |
| 5   | unused                                          |
| 6   | Tango chip type: 0:32 scan pins, 1:48 scan pins |
| 7   | unused                                          |

Table 24: EEP\_X0\_OPTION

# 4.5.3 EEP\_X1N

Redundant

# 4.5.4 EEP\_X1\_OPTION

Redundant

### 4.5.5 EEP YN

Number of electrodes for Y axis.

# 4.5.6 EEP\_Y\_OPTION

Same function as EEP\_X0\_OPTION.



# 4.5.7 EEP\_SPI\_SPEED\_ME0\_X

Lift time for METHODE 0 when scanning X axis. Tango Core MCU frequence is 24Mhz, if you need the lift time  $T_{lift\,up}$  is  $1\mu$ s, set value is 24 (42ns·24=1 $\mu$ s), also reset time  $T_{lift\,down}$  be changed in same.



Figure 67: Lift time

### 4.5.8 EEP\_SPI\_SPEED\_ME0\_Y

Lift time for METHODE 0 when scanning Y axis.

### 4.5.9 EEP\_SPI\_SPEED\_ME1\_LX

Lift time for METHODE 1 when scanning X axis.

### 4.5.10 EEP\_SPI\_SPEED\_ME1\_LY

Lift time for METHODE 1 when scanning Y axis.

### 4.5.11 EEP\_M1\_MEDIAN\_CONV

Number for measurement times in the M1 conversion. The measured values are sorted and the median value is selected as a result. Value range is 1-9, default is 9.

#### 4.5.12 EEP\_M1\_MEDIAN\_CMP

Number for measurement times in the M1 comparison. The measured values are sorted and the median value is selected as a result. Value minimum is 1, maximum 255.

## 4.5.13 EEP\_M0\_FAST\_MODE

Specifies the behaviour of repeat measurement as shown below. The value of 2 will set the firmware to auto mode which uses the threshold specified in EEP\_M0\_AUTOFAST\_THR. See below for more description. Set this value will control M0 measurement time. If value is 2,



firmware will measure once, but if this time measurement result with large difference firmware will measure twice again, use all 3 times results to get a median result.

| value | function  |  |
|-------|-----------|--|
| 0     | 5 times   |  |
| 1     | 3 times   |  |
| 2     | auto or 3 |  |
| 3     | 1 time    |  |

Table 25: M0 fast mode

#### 4.5.14 EEP\_M0\_AUTOFAST\_THR

This is a threshold value only to be used when auto mode is enabled (EEP\_M0\_FAST\_MODE = 2). If the difference between the current and the previous measurement is above this threshold, then the firmware performs two additional measurement (3 measurements in total). Therefore, if you set this value lower, the firmware will perform slower but the result will be less noisy. On the other hand, if this value is higher, the firmware will perform faster but the result will have more noise. Default value is set to 15.

### 4.5.15 EEP\_DICHO\_ACCURACY

Resolution of the dichotomy measure:  $0 \Rightarrow 8$  bits,  $1 \Rightarrow 7$  bits,  $2 \Rightarrow 6$  bits,  $4 \Rightarrow 5$  bits,  $8 \Rightarrow 4$  bits, etc...

| value | function |  |
|-------|----------|--|
| 0     | 8bits    |  |
| 1     | 7bits    |  |
| 2     | 6bits    |  |
| 4     | 5bits    |  |
| 8     | 4bits    |  |
|       |          |  |

Table 26: M1 ACCURACY

# 4.5.16 EEP\_DICHO\_MEDIANE

This parameter specifies the number of conversion performed on each bit on dichotomy. Dichotomy is different from the conversion. Conversion does compare each bit only once, but with dichotomy the conversion is performed repeatedly for specified time and the median is used as result .Value should be odd number :1 3 5 7 9. Usually is 5.

# 4.6 eep\_salp\_t salp

# 4.6.1 EEP\_M0\_RAW\_LOWPASS

Enable this function make Raw data more stable. Set value is 0 unable, 1 enable.



# 4.7 eep\_algo\_t algo

Algorithm layer(ALGO)

## 4.7.1 EEP\_DISTO\_HEAVY\_ME0

Varying finger pressure often causes the linearity error. As shown the figure below, dotted line is actual finger move and solid line is what the firmware see as finger movement. This kind of linearity errors can be corrected by a transfer function.

**EEP\_DISTO\_HEAVY\_ME0** is a 32 bytes table for high finger pressure linearity calibration. This parameter is used in the transfer function. Please see separate document **Application note 510** for more information.



Figure 68: Finger Pressure cause linearity error

# 4.7.2 EEP\_DISTO\_LIGHT\_ME0

It's a 32 bytes table for light finger pressure linearity calibration.



# 4.7.3 EEP\_BORDER\_GAIN\_DISTO

This parameter extends the data points appear when the finger is closer to or on the borders. The range is between 0 and 255. As shown in figures below, if value is too low, the drawing cannot follow the finger which is moved close to the border. If the value is too high, too many extended points will appear on the drawing.



Figure 69: Drawing does not follow the finger movement





Figure 70: Drawing follows the finger movement correctly



Figure 71: The too many extended points appeared on the drawing



### 4.7.4 EEP\_DRIFT\_COMP

Please see section 2.5.2 drift. Set value is 1 enable drift compensation, 0 unable it.

### 4.7.5 EEP\_AMINX

Parameter for X axis.

When the finger touches the panel, the pressure level is measured with the amplitude of RAW data, For example we describe a pressure include 60% high pressure and 40% low pressure. Then we use 60% high pressure corrections curve and 40% low pressure corrections curve.

Look at figure 72we can see two parameters **Amin** and **Amax**. At left of **Amin** is 100% light pressure, at right of **Amax** is 100% high pressure in the middle is 50% high and 50% high pressure. Modify these two parameters can control gradient and force pressure into high or low pressure region.





Figure 72: Pressure coordinate system



#### 4.7.6 EEP AMAXX

Amax parameter for X axis.

### 4.7.7 EEP\_AMINY

Amin parameter for Y axis.

### 4.7.8 EEP\_AMAXY

Amax parameter for Y axis.

## 4.7.9 EEP\_M0\_X\_THR\_ONEFINGER

One finger threshold for X axis. When we move our finger to draw a line on the panel, the distance between the finger and panel will change. This distance corresponds to the signal amplitude sensed from the panel (see the difference of Raw data in figure). Firmware will calculate Raw date get the signal level: **signal X** (see Table 15: INT\_mode register: signal\_x ) is above this threshold value (i.e. finger is closer to the panel), the firmware recognize the signal as a finger. If not (i.e. finger is too far from the panel), the firmware does not recognize the signal as a finger. If the threshold set close to signal X (above limit) will cause "ghost" recognize what we don't need touch, in another hand set threshold close to signal X (below limit) will cause break line. So modify threshold value in the middle area between the two kinds signal shown in figure 73. Default value is 40.





Figure 73: Finger distance to panel below or above the limit



# 4.7.10 EEP\_M0\_Y\_THR\_ONEFINGER

One finger threshold for Y axis.

# 4.7.11 EEP\_M0\_THR\_ZEROCROSSING

A finger touch or noise both can make raw data active (i.e. recognize as a finger). The following 2 conditions have to be met in order for the signal to be recognize as a finger by the firmware. The signal: 1st raw data value from negative to positive, crosses the zero line and 2nd the difference between the last negative raw data to the first positive raw data must large than zerocrossing value. Default value is 20.



Figure 74: zerocrossing



# 4.7.12 EEP\_M0\_X\_THR\_MULTIFINGER



Figure 75: M0\_multifinger\_thr

Multfinger threshold for X axis. Firmware detects raw data to find out the possible area which will be further scan(M1). Modify this threshold will change the size of possible area. Over large value will cause scanning speed slow down, too small value will increase risk of lose finger position.

Normally this threshold less than the one for single finger (EEP\_M0\_THR\_ZEROCROSSING). Default value is 20.



# 4.7.13 EEP\_M0\_Y\_THR\_MULTIFINGER

Multfinger threshold for Y axis. Default value is 20.

### 4.7.14 EEP\_M1\_thr\_lx\_multifingers



Figure 76: M1\_thr\_lx\_multifingers

Multifinger threshold for whole panel. If put multifinger in one line (similar X axis coordinates or Y axis coordinates). It's hardly detected accurate each finger position by raw data signal. Firmware will do 3 more M1 scan nearly the possible finger position. If the largest value (sways in middle) larger than this threshold, finger position be detected. Default value is 30.

### 4.7.15 EEP\_M1\_thr\_ly\_multifingers

Multifinger threshold for whole panel. If M1 signal stronger than this threshold we confirm that this area is a really finger position. Default value is 10.

### 4.7.16 EEP\_POWER\_MODE

Same as section 2.2.4Power\_mode register. Default value is 0x04 (working in active mode and enable Allow sleep bit).

# 4.7.17 EEP\_INT\_MODE

Please check section 2.2.5 INT\_mode register.



### 4.7.18 EEP\_INT\_WIDTH

Only use for INT\_mode choose ATTB is pluse. Modify this value to change each pluse width. Such as value is 200, pluse width is 1ms.

#### 4.7.19 EEP\_MOVE\_THR

Only use for INT\_mode (bit 1 and bit 0 in INT\_mode register) set to "01". This parameter is related with resolution. For example one panel resolution are X:1024,Y:768 and EEP\_MOVE\_THR is 20, only finger move out of 20X20 square, will send ATTB pluse and update finger postion. **Attention** :If this value set too large will cause finger type unease be detected.

#### 4.7.20 EEP\_SLEEP\_DLY

The delay time, the start is the last touch released in Active mode and the end is switch into Sleep mode succesful.

#### 4.7.21 EEP\_SLEEP\_FREQ

Scanning frequence in Sleep mode.

# 4.7.22 EEP\_FINGER\_SEP\_MODE

Depends on the physical characteristics of each kinds of touch senor; different size of finger will cause finger detected issue. Such as in some case very big thumb be recognized as two very close fingers; and sometime female small finger or finger nail drawing will not be detected. In panel tunning step we need to see the finger drawing performance to choose which value is the most suitable for panel.

| value | function                              |
|-------|---------------------------------------|
| 0     | Automatically distinguish finger size |
| 1     | small finger                          |
| 2     | normal finger (default)               |
| 3     | huge finger                           |

Table 27: FINGER\_SEP

#### 4.7.23 EEP\_ATTB\_REDUCTION

Reduce report rate for slow host. Such as value "4", Report rate will reduce as 1/4 as normal.

# 4.7.24 EEP\_IO\_SWITCHING\_LEVEL

Switch the voltage of the interface IO (SDA, SCL, ATTb, AUX). If  $0 \Rightarrow Vdd/2$ , if  $1 \Rightarrow 0.9V$ . The current bootloader v47 is configured to use Vdd/2 as switching level.

#### 4.7.25 EEP\_BUTTON\_SCAN

button scan bit; enable=1, disable=0.



### 4.7.26 EEP BN

Number of buttons to scan.

### 4.7.27 EEP\_BUTTON\_USE\_INTEGRAL

Use integral of each raw values for multiple button touch detection 1=On,0=Off.

- a. Single touch: EEP\_BUTTON\_USE\_INTEGRAL=0. All the buttons are explicitly scanned and button touch detection is applied on each individual raw signal from button electrode. This does NOT work in the case when multiple touch is occured.
- b. Multi touch: EEP\_BUTTON\_USE\_INTEGRAL=1. The last EEP\_BN'th button is not scanned (forced to zero) and each raw values are integrated one by one (from EEP\_BN'th button to 1st button) so that we can detect multiple touch upto EEP\_BN-1 buttons.

#### 4.7.28 EEP SPI SPEED ME0 B

SPI speed specific for button scanning. See EEP\_SPI\_SPEED\_ME0\_X for more information.

### 4.7.29 EEP\_BUTTON\_LOOP\_COUNT\_MAX

All the buttons are scanned once in every this max scanning loop (of X/Y axis) count. It means smaller value will faster refresh buttons' rawdata.

### 4.7.30 EEP BUTTON NOISE THR

If the raw data contains the noise of which level is between -4 to +4, this can be removed (raw = 0) with this threshold value of 5.

#### 4.7.31 EEP BUTTON RAW MAX CLIP

Use under mult-touch function enable. The raw signal is clipped to this value before integral (pos & neg). Setting this value lower than default 255 may help to achieve consistent response from the buttons. However, the effectiveness of this parameter may vary and depends on various factors such as electrode layout etc.

#### 4.7.32 EEP BUTTON DETECT RISING

Raw signal polarity: 1=rising, 0=falling edge detection.

### 4.7.33 EEP\_BUTTON\_DEBUG\_DISPLAY

Set 1 show button raw value instead of Y axis by AUX pin on Mambo (Pixcir's graphical tools) Debug mode. Set 0 the button raw values appear in separate section starting 'B' next to Y axis, can be seen by hyper terminal in text.

### 4.7.34 EEP\_BUTTON\_THR\_PRESS

Threshold for button press. When the button is not pressed in previous scan and the button raw value becomes above this threshold, then the button flag (in I2C table) is set to 1 (pressed). The actual threshold value used is double this value. For example, if you set this as 50, the actual threshold is 100. After calibration then choose each button's threshold.



# 4.7.35 EEP\_BUTTON\_THR\_RELEASE

Threshold for button release. Reference above PRESS.

# 4.7.36 EEP\_B\_OPTION

Same function as EEP\_X0\_OPTION.

# 4.7.37 EEP\_M0\_B\_SENSITIVITY

Used for to make adjustment the raw value.  $raw = raw \cdot (1 + sensitivity/128)$ . Value range is -128 to 127.



# 5 Packaging information



Figure 77: Tango C44/C48 Packaging information



Figure 78: TANGO C32 Packaging information





Figure 79: Tray C32





Figure 80: Tray C48/C44

| Device Name | Device Type | Assembly Type | Pith | Tray     |
|-------------|-------------|---------------|------|----------|
| Tango C32   | PIX97032SQ  | QFN5*5 40L    | 0.5  | 490/Tray |
| Tango C44   | PIX97044SQ  | QFN7*7 56L    | 0.4  | 416/Tray |
| Tango C48   | PIX97048SQ  | QFN7*7 56L    | 0.4  | 416/Tray |

Table 28: tray and tape & reel shipping products



# 6 Disclaimer

Important Notice The information in this document supersedes and replaces all previous versions of this document. The Information contained in this document is provided solely in connection with PIXCIR products. PIXCIR reserves the right to change the circuitry and specifications without notice at any time Purchasers are solely responsible for the choice, selection and use of the PIXCIR products and services described herein. PIXCIR assumes no liability whatsoever relating to the choice, selection or use of the PIXCIR and services described herein. No license, express or implied, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by PIXCIR for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN PIXCIR TERMS AND CONDITIONS OF SALE, PIXCIR DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ITS PRODUCTS INCLUDING WITHOUT LIMITATION IM-PLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGE-MENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UN-LESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED PIXCIR REPRESENTA-TIVE, PIXCIR PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLI-CATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. PIXCIR PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER S OWN RISK. Resale of PIXCIR products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by PIXCIR for the PIXCIR product or service described herein and shall not create or extend in any manner whatsoever, any liability of PIXCIR.