

# **North South University**

Department of Electrical & Computer Engineering

## **LAB REPORT**

## **Computer Organization and Architecture Lab**

| Experiment Number: Lab - #01                  |  |  |  |  |  |
|-----------------------------------------------|--|--|--|--|--|
| Experiment Name: Design of a 2-bit Logic unit |  |  |  |  |  |

Experiment Date: 30-10-2021

Report Submission Date: 02-11-2021

Section: 02

| Student Name: Asfaria Islam Chowdhury  | Score |
|----------------------------------------|-------|
| Student ID: <b>1931741642</b> Remarks: |       |

#### **Objectives**

Here, a two bit logic unit is being used, which is part of an arithmetic logic unit. The ALU here performs microoperations of AND, OR, XOR, and NOT.

Microoperations are instructions that are used in the BUS and control systems, on either individual bits or on a word portion that the register obtains from the memory. Examples of microoperations include making one's complement on a group of bits or clearing a group of bits from a register.

In the experiment, it is demonstrated that via selection bits into multiplexers, the ALU determines which of the four microoperations should take place, i.e. more than one microoperation out of the four listed cannot take place simultaneously.

A and B are two-bit inputs, so the four outputs A AND B, A OR B, A XOR B, and A NOT are 2-bit.

### **List of Equipments**

- 1. Trainer board
- 2. IC 7404 NOT, IC 7408 2 input AND, IC 7432 2 input OR, IC 7486 2 input XOR, IC 74F153 4x1 Dual MUX
- 3. Wires for connection

### **Theory**

The following are first performed (to later connect to multiplexer):

- 1.  $A_0$  AND  $B_0$ ,  $A_1$  AND  $B_1$
- 2.  $A_0$  OR  $B_0$   $A_1$  OR  $B_1$
- 3.  $A_0 XOR B_0$ ,  $A_1 XOR B_1$
- 4. A<sub>0</sub> NOT, A<sub>1</sub> NOT

The four output lines from the  $0^{th}$  bit are connected as inputs for a  $4x1~MUX_0$ , and the four output lines from the  $1^{st}$  bit are connected as inputs for a  $4x1~MUX_1$ . The outputs of the multiplexers are labeled as  $F_0$  and  $F_1$  respectively in the Logisim simulation.

The two multiplexers must have the same 2 selection bits,  $S_0$  and  $S_1$ . The values for these selection bits are provided by the ALU in order to choose which microoperation to perform.

The table drawn on the next page lists down which combination of selection bits perform which microoperation.

| $S_0$ | $S_1$ | Microoperation |
|-------|-------|----------------|
| 0     | 0     | AND            |
| 0     | 1     | OR             |
| 1     | 0     | XOR            |
| 0     | 1     | NOT            |

An example would be to choose to see OR microoperation when A = 11 and B = 00. First, all of the four logical functions are performed before even connecting to MUX and before even choosing the desired microoperation:

- 1.  $A_0$  AND  $B_0 = 1$ ,  $A_1$  AND  $B_1 = 1$
- 2.  $A_0 \text{ OR } B_0 = 1, A_1 \text{ OR } B_1 = 1$
- 3.  $A_0 \text{ XOR } B_0 = 0$ ,  $A_1 \text{ XOR } B_1 = 0$
- 4.  $A_0 \text{ NOT} = 0$ ,  $A_1 \text{ NOT} = 0$

In order to perform OR microoperation, the selection bits according to the table above must be 01. The output of the multiplexers is the output of A OR B.

### **Circuit Diagram**

Here, the simulation is for the example written above, in Theory section, for A=11 and B=00.



#### **Truth Table**

| $\mathbf{A_1}$ | $\mathbf{A}_{0}$ | $\mathbf{B_1}$ | $\mathbf{B}_{0}$ | AND <sub>1</sub> | AND <sub>0</sub> | $OR_1$ | OR <sub>0</sub> | XOR <sub>1</sub> | XOR <sub>0</sub> | NOT <sub>1</sub> | NOT <sub>0</sub> |
|----------------|------------------|----------------|------------------|------------------|------------------|--------|-----------------|------------------|------------------|------------------|------------------|
| 0              | 0                | 0              | 0                | 0                | 0                | 0      | 0               | 0                | 0                | 1                | 1                |
| 0              | 0                | 0              | 1                | 0                | 0                | 0      | 1               | 0                | 1                | 1                | 1                |
| 0              | 0                | 1              | 0                | 0                | 0                | 1      | 0               | 1                | 0                | 1                | 1                |
| 0              | 0                | 1              | 1                | 0                | 0                | 1      | 1               | 1                | 1                | 1                | 1                |
| 0              | 1                | 0              | 0                | 0                | 0                | 0      | 1               | 0                | 1                | 1                | 0                |
| 0              | 1                | 0              | 1                | 0                | 1                | 0      | 1               | 0                | 0                | 1                | 0                |
| 0              | 1                | 1              | 0                | 0                | 0                | 1      | 1               | 1                | 1                | 1                | 0                |
| 0              | 1                | 1              | 1                | 0                | 1                | 1      | 1               | 1                | 0                | 1                | 0                |
| 1              | 0                | 0              | 0                | 0                | 0                | 1      | 0               | 1                | 0                | 0                | 1                |
| 1              | 0                | 0              | 1                | 0                | 0                | 1      | 1               | 1                | 1                | 0                | 1                |
| 1              | 0                | 1              | 0                | 1                | 0                | 1      | 0               | 0                | 0                | 0                | 1                |
| 1              | 0                | 1              | 1                | 1                | 0                | 1      | 1               | 0                | 1                | 0                | 1                |
| 1              | 1                | 0              | 0                | 0                | 0                | 1      | 1               | 1                | 1                | 0                | 0                |
| 1              | 1                | 0              | 1                | 0                | 1                | 1      | 1               | 1                | 0                | 0                | 0                |
| 1              | 1                | 1              | 0                | 1                | 0                | 1      | 1               | 0                | 1                | 0                | 0                |
| 1              | 1                | 1              | 1                | 1                | 1                | 1      | 1               | 0                | 0                | 0                | 0                |

#### **Discussion**

At first, each equipment is discussed in details. The video first shows a trainer board. It has the following features:

- 1. An on/off button
- 2. Vcc comes from 5V, and ground from GND
- 3. 16 input switches
- 4. The outputs are displayed by connecting the output pins of ICs to the output LED pins via wires.
- 5. A breadboard is located in the middle. The horizontal red line is the plus connection or Vcc connection. The horizontal blue line is the minus connection or ground. A, B, C, D, and E are vertically connected. There are 16 pins or rails for them.
- 6. ICs are connected to the breadboard.
- 7. Pulse switches A' and B' give a negative phase, and A and B give a positive phase.

Secondly, ICs are discussed in the video. Here are the pin numbers for IC 74F153, and a short description of each pin in the dual MUX:

- 1. Pins 1 and 15 are enable keys for Mux A and Mux B respectively.
- 2. The  $2^{nd}$  pin is  $S_1$ , and the  $14^{th}$  pin is  $S_0$ .  $S_1$  is the most significant select bit (MSB), and  $S_0$  is the least significant bit (LSB).
- 3. MUX A input pins (from pin no. 3 till 6) are as follows:  $3^{rd}$  pin is for  $4^{th}$  input bit or  $I_{3a}$  ...  $6^{th}$  pin is for  $1^{st}$  input or  $I_{0a}$ . The output is  $7^{th}$  pin.
- 4. The 8<sup>th</sup> pin is GND, or 0 volts.
- 5. The 16<sup>th</sup> pin is Vcc, or 5V.

6. Mux B input pins (from pin no. 13 till 10) are as follows:  $13^{th}$  pin is for  $4^{th}$  input bit or  $I_{3b} \dots 10^{th}$  pin is for  $1^{st}$  input or  $I_{0b}$ . The output is  $9^{th}$  pin.

IC 7404, hex inverters, have a total of 6 NOT gates. Vcc is in 14<sup>th</sup> pin, and GND at 7<sup>th</sup>. The input-output pairs are as follows:

- 1. Input  $-13^{th}$  pin, Output  $-12^{th}$  pin
- 2. Input  $-11^{th}$  pin, Output  $-10^{th}$  pin
- 3. Input  $-9^{th}$  pin, Output  $-8^{th}$  pin
- 4. Input  $-1^{st}$  pin, Output  $-2^{nd}$  pin
- 5. Input  $-3^{rd}$  pin, Output  $-4^{th}$  pin
- 6. Input  $-5^{th}$  pin, Output  $-6^{th}$  pin

IC 7408 has a total of 4 AND gates. IC 7432 has a total of 4 OR gates. IC 7486 has a total of 4 XOR gates. They have the 14<sup>th</sup> pin as Vcc, and the 7<sup>th</sup> pin as GND. The following are input-output pins:

- 1. 13<sup>th</sup> and 12<sup>th</sup> pins are input, 11<sup>th</sup> pin is output
- 2. 10<sup>th</sup> and 9<sup>th</sup> pins are input, 8<sup>th</sup> pin is output
- 3. 1st and 2nd pins are input, 3rd pin is output
- 4. 4<sup>th</sup> and 5<sup>th</sup> pins are input, 6<sup>th</sup> pin is output

The dual MUX already allows for both MUXs to have same select bit. However, if two separate MUXs were used, we would short the select bits.

Before the experiment even starts, the equipment must be checked to see if there are any troubles. The trainer board needs to be checked to see if 5V and ground are working properly or not. The power on trainer board is turned on. Next, the 5V supply is connected to breadboard first. A separate wire from here is then going into an output LED pin. LED turns on.

The GND is not working in the video, so an alternative has been used. The wire is connected to the 0-15V, and the knob is turned to 0V.

The input switches are checked to see if they are properly working or not. The input switch pin is connected to an output pin via a wire. The input switch is turned on to see if the output LED turns on. If the same input switch shows output for all other output pins except a particular output pin, that output pin is not properly working. Hence, this technique can be used to check whether input and output pins are working properly at the same time.

After checking all the equipment, the equipment is now being set up. The Vcc is connected to the positive pin in the breadboard, and the 0-15V is connected to the minus pin.

The ICs for the  $0^{th}$  bit (LSB) are placed on the breadboard (except MUX, it will be done later). Before wiring any other pin, the GND and Vcc are wired. The first and second input switches are wired to the first and second pins of IC 7408. The connection of inputs from AND IC are taken to OR IC's  $1^{st}$  and  $2^{nd}$  pins. The same is done from OR IC to XOR IC. The NOT IC just takes the first input from XOR IC to the  $1^{st}$  pin. The outputs from each IC (except NOT), are connected from  $3^{rd}$  pin to an output LED pin each. This ensure whether IC is working properly or not for all combinations of inputs of  $A_0$  and  $B_0$ , or the input-output wires have been set up properly or not, as shown in the following table.

| A | В | Check if output | Check if output | Check if output | Check if output |  |
|---|---|-----------------|-----------------|-----------------|-----------------|--|
|   |   | LED for AND     | LED for OR      | LED for XOR     | LED for NOT     |  |
| 0 | 0 | is off          | is off          | is off          | is on           |  |
| 0 | 1 | is off          | is on           | is on           | is on           |  |
| 1 | 0 | is off          | is on           | is on           | is off          |  |
| 1 | 1 | is on           | is on           | is off          | is off          |  |

Next, the outputs are recorded in the truth table for  $A_0$  and  $B_0$ .

The multiplexer is connected to the breadboard. It is currently in active low. The active pin must be connected to the GND. After connecting Vcc and GND, the output  $A_0$  AND  $B_0$  are connected to the  $6^{th}$  pin as LSB,  $A_0$  OR  $B_0$  as  $5^{th}$  pin,  $A_0$  XOR  $B_0$  as  $4^{th}$  pin, and  $A_0$  NOT as  $3^{rd}$  pin (MSB). The first MUX output,  $7^{th}$  pin in IC 74F153, is connected to an output LED pin.  $S_0$  and  $S_1$  from  $14^{th}$  and  $2^{nd}$  pins respectively are connected to the  $3^{rd}$  and  $4^{th}$  input switches. Then, it is observed for S=00, AND $_0$  output is found, S=01 for OR $_0$  output, S=10 for XOR $_0$  output, and S=11 for NOT $_0$  output.

After connecting  $0^{th}$  bits of A and B, the  $1^{st}$  bit is connected. The  $5^{th}$  and  $6^{th}$  input switches are used for  $A_1$  and  $B_1$  respectively. The wire connects from the  $5^{th}$  and  $6^{th}$  input switches to the  $4^{th}$  and  $5^{th}$  pins of IC 7408. The output from  $6^{th}$  pin is connected to an output LED pin and checked for LED turning on as per the table drawn above. The inputs from AND IC are taken to OR IC's  $4^{th}$  and  $5^{th}$  pins, and the  $6^{th}$  output pin is connected to an output LED pin. The same is repeated from OR IC to XOR IC. From the XOR IC, only the  $A_1$  input is taken to NOT IC's  $3^{rd}$  pin, and the  $4^{th}$  output pin is connected to an output LED pin. These values are recorded in the truth table – this time for  $A_1$  and  $B_1$ .

Next,  $A_1$  AND  $B_1$ ,  $A_1$  OR  $B_1$ ,  $A_1$  XOR  $B_1$  and  $A_1$  NOT are connected to IC 74F153's  $10^{th}$ ,  $11^{th}$ ,  $12^{th}$  and  $13^{th}$  pins respectively. The output at the  $9^{th}$  pin is connected to an output LED pin. It is observed for S=00, AND<sub>1</sub> output is found, S=01 for OR<sub>1</sub> output, S=10 for XOR<sub>1</sub> output, and S=11 for NOT<sub>1</sub> output.