## PROJECT ON 2 – BIT ASYNCHRONOUS DOWN COUNTER USING CADENCE

Submitted for requirements for the practical coursework

of

M Tech (VDN)

by

ASHRETA SAHAY

Roll no 2302102033



# DISCIPLINE OF ELECTRICAL ENGINEERING INDIAN INSTITUTE OF TECHNOLOGY INDORE 15th Nov



#### INDIAN INSTITUTE OF TECHNOLOGY INDORE

I hereby certify that the work which is being presented in the report entitled **Project on 2** bit asynchronous down counter using Cadence submitted for requirements of the practical coursework of **M Tech (VDN)** and submitted in the Discipline of Electrical Engineering, Indian Institute of Technology Indore, is an authentic record of my work carried out during the time period from Aug2023 to Nov 2023 under the supervision of Dr. Santosh Kumar Vishwakarma. The matter presented in this report has been cited properly wherever necessary.

|                                                                        | (Ashreta Sahay)                         |
|------------------------------------------------------------------------|-----------------------------------------|
|                                                                        |                                         |
|                                                                        |                                         |
|                                                                        |                                         |
| This is to certify that the above statement made by the car knowledge. | ndidate is correct to the best of my/ou |
| (Dr. Santosh Kumar Vishvakarma)                                        |                                         |
|                                                                        |                                         |

## **ACKNOWLEDGEMENTS**

First of all, I would like to thank my Supervisor Dr. Santosh Kumar Vishwakarma whose constant motivation, guidance and suggestion helped me to accomplish the task. I would also like to thank him for providing Cadence software resources associated with Nanoscale Devices, VLSI Circuit and System Design (NSDCS) Lab. I Would Like to Thank NSDCS PhD Scholar Mr. Shashank, Mr. Sonu, Mr. Vikas, Mr. Mukul, Ms. Vasundhara, Mr. Sagar, Mr. Radheshyam, Ms. Komal and Ms. Neha Maheshwari for guidance and support and fellow MTech VDN student for constant motivation towards achieving the task.

## **SYNOPSIS**

A **Counter** is a device which stores (and sometimes displays) the number of times a particular event or process has occurred, often in relationship to a clock signal. Counters are used in digital electronics for counting purpose, they can count specific event happening in the circuit.

This project includes making schematic and layout of 2-bit asynchronous down counter using T flipflop. Model library SCL 180nm has been used to make schematic and layout. Pmos18 and Nmos18 have been used from model library to design. Analog library has been used for voltage source and ground.

Further, verification of the schematic and layout has been carried out to verify the functionality of the counter by doing schematic simulation. For layout verification, Design Rule Check (DRC), Layout v/s Schematic Check (LVS) has been carried out. Post layout simulation has been done to verify the pre-layout simulation results.

#### **LIST OF FIGURES**

- Fig. 1:2 input NAND gate schematic
- Fig. 2:3 input NAND gate schematic
- Fig. 3: CMOS Inverter schematic
- Fig. 4: Master slave T flipflop schematic
- Fig. 5: 2 bit asynchronous down counter schematic
- Fig. 6: 2 input NAND gate symbol
- Fig. 7:3 input NAND gate symbol
- Fig. 8: CMOS Inverter symbol
- Fig. 9 : Master slave T flipflop symbol
- Fig. 10: 2 bit asynchronous down counter testbench
- Fig. 11:2 bit asynchronous down counter ADE L window
- Fig. 12: Transient analysis waveform
- Fig. 13: 2 input NAND gate layout
- Fig. 14:3 input NAND gate layout
- Fig. 15: CMOS Inverter layout
- Fig. 16: Master slave T flipflop layout
- Fig. 17: 2 bit asynchronous down counter layout
- Fig. 18 DRC window
- Fig. 19 LVS window
- Fig. 20 Parasitic extraction success window
- Fig. 21 Parasitic resistances and capacitances values
- Fig. 22 Parasitic resistances and capacitances schematic
- Fig. 23 Post layout simulation waveform comparison

## TABLE OF CONTENTS

- 1. INTRODUCTION
- 2. THEORY
- 3. CADENCE SCHEMATIC
  - 3.1 Schematic
  - 3.2 Symbol
  - 3.3 Testbench
  - 3.4 ADE L Window
  - 3.5 Transient analysis waveform
- 4. CADENCE LAYOUT
  - 4.1 Layout
  - 4.2 Design Verification
    - (a) Design rule check (DRC)
    - (b) Layout Vs Schematic (LVS)
    - (c) Parasitic extraction (PEX)
  - 4.3 Post Layout simulation- waveform
- 5.Conclusion

#### 1.INTRODUCTION

A Counter is a device which stores (and sometimes displays) the number of times a particular event or process has occurred, often in relationship to a clock signal. Counters are used in digital electronics for counting purpose, they can count specific event happening in the circuit. For example, in up counter a counter increases count for every rising edge of clock. Not only counting, a counter can follow the certain sequence based on our design like any random sequence 0,1,3,2.... They can also be designed with the help of flip flops. They are used as frequency dividers where the frequency of given pulse waveform is divided. Counters are sequential circuit that count the number of pulses can be either in binary code or BCD form. The main properties of a counter are timing, sequencing, and counting.

#### Counter works in two modes:

- Up counter Counts in ascending order
- Down counter Counts in descending order

#### Counters are broadly divided into two categories:

- Asynchronous counter
- Synchronous counter

#### 1. Asynchronous Counter

In asynchronous counter we don't use universal clock, only first flip flop is driven by main clock and the clock input of rest of the following flip flop is driven by output of previous flip flops. Ripples are generated through outputs of each flip flop, hence it is also called "RIPPLE" counter and serial counter. A ripple counter is a cascaded arrangement of flip flops where the output of one flip flop drives the clock input of the following flip flop.



#### 2. Synchronous Counter

Unlike the asynchronous counter, synchronous counter has one global clock which drives each flip flop so output changes in parallel. The one advantage of synchronous counter over asynchronous counter is, it can operate on higher frequency than asynchronous counter as it does not have cumulative delay because of same clock is given to each flip flop. It is also called as parallel counter.



## 2. THEORY

## 2.1 2 – bit asynchronous counter

In asynchronous/ripple counter output of the first flip-flop is provided as the clock to the second flip-flop i.e flip-flop(FF) are not clocked simultaneously. Circuit is simpler, but speed is slow. We have designed down counter using T flip flop.

When the complemented output state (i.e. **Q'**) of previous FF is feed as clock to next FF then the counter will perform down counting as you seen below(i.e. 3 2 1 0). After 4th -ve edge clock pulse the sequence will repeat.



2-bit asynchronous down counter

We required 2 T- flip flops for our counter as depicted in above diagram.

#### T - FLIPFLOP

In T flip flop, "T" defines the term "Toggle". In SR Flip Flop, we provide only a single input called "Toggle" or "Trigger" input to avoid an intermediate state occurrence. Now, this flip-flop work as a Toggle switch. The next output state is changed with the complement of the present state output. This process is known as "Toggling".

We can construct the "T Flip Flop" by making changes in the "JK Flip Flop". The "T Flip Flop" has only one input, which is constructed by connecting the input of JK flip flop. This single input is called T. In simple words, we can construct the "T Flip Flop" by converting a "JK Flip Flop". Sometimes the "T Flip Flop" is referred to as single input "JK Flip Flop".

#### • Truth Table of T Flip Flop:

|   | Previous |    | Next |    |
|---|----------|----|------|----|
| T | Q        | Q' | Q    | Q' |
| 0 | 0        | 1  | 0    | 1  |
| 0 | 1        | 0  | 1    | 0  |
| 1 | 0        | 1  | 1    | 0  |
| 1 | 1        | 0  | 0    | 1  |

#### • T Flip Flop Representation



#### • NAND implementation of T flip flop



We have used master slave configuration for counter to invoke edge triggering so as to eliminate race around condition, as follows:



## 3. CADENCE – SCHEMATIC

## 3.1 SCHEMATIC:

• 2 input NAND gate:



Fig. 1

#### • 3 input NAND gate:



Fig. 2

#### • CMOS Inverter



Fig. 3

## • Master Slave T Flip flop



Fig. 4

#### • 2 – bit asynchronous down counter



Fig. 5

## 3.2 SYMBOL

## • 2 – input NAND



Fig. 6

## • 3 – input NAND



Fig. 7

#### • CMOS Inverter



Fig. 8

## • Master – slave T Flipflop



Fig. 9

#### 3.3 TESTBENCH

• Test Bench of 2-bit asynchronous down counter



**Fig. 10** 

#### 3.4 ADE L window



**Fig. 11** 

#### 3.5 Transient analysis waveform



**Fig. 12** 

**Result:** In above waveform we are able to see that it is negative edge triggered down counter.

#### 4. CADENCE – LAYOUT

#### 4.1 LAYOUT

• 2 - input NAND:



**Fig. 13** 

#### • 3-Input NAND:



**Fig. 14** 



**Fig. 15** 

## • Master – slave T Flipflop



**Fig. 16** 

• 2 – bit asynchronous down counter



Fig. 17

#### **4.2 DESIGN VERIFICATION**

a) Design Rule Check (DRC) using nmDRC tool in Calibre software



**Fig. 18** 

#### b) Layout Vs Schematic (LVS) using nmLVS tool in Calibre software



Fig. 19

#### c) Parasitic extraction (PEX) using Calibre software



**Fig. 20** 



**Fig. 21** 



**Fig. 22** 

#### **4.3 POST – LAYOUT SIMULATION**



**Fig. 23** 

## **5. CONCLUSION**

In this report, we have implemented 2 bit asynchronous down counter that is capable to count 4 different states.