## **ECE 786 Final Project Report**

## Task 1:

Result for Task 1 are as follows:

| benchmark<br>name | kernel_<br>name | kernel_<br>launch<br>_uid | IPC with no cache bypassing | IPC with cache bypassing | Percentage change of comparing the IPC | Benchmark category |
|-------------------|-----------------|---------------------------|-----------------------------|--------------------------|----------------------------------------|--------------------|
| Rodinia           | HS              | 0                         | 701.37                      | 707.63                   | 0.89%                                  | Cache Insensitive  |
| Rodinia           | ВР              | 0                         | 670.19                      | 666.36                   | -0.57%                                 | Cache Insensitive  |
| Rodinia           | BP              | 1                         | 557.29                      | 357.44                   | -35.86%                                | Cache Friendly     |
| Rodinia           | LUD             | 0                         | 0.70                        | 0.72                     | 2.86%                                  | Cache Insensitive  |
| Rodinia           | LUD             | 1                         | 5.17                        | 5.18                     | 0.19%                                  | Cache Insensitive  |
| Rodinia           | LUD             | 2                         | 79.00                       | 80.55                    | 1.96%                                  | Cache Insensitive  |
| ISAPASS           | NQU             | 0                         | 30.42                       | 30.77                    | 1.15%                                  | Cache Insensitive  |
| ISAPASS           | LPS             | 0                         | 383.11                      | 408.86                   | 6.72%                                  | Cache Unfriendly   |
| ISAPASS           | BFS             | 0                         | 217.57                      | 167.91                   | -22.82%                                | Cache Friendly     |
| ISAPASS           | BFS             | 1                         | 211.63                      | 156.70                   | -25.96%                                | Cache Friendly     |
| ISAPASS           | BFS             | 2                         | 193.78                      | 138.25                   | -28.66%                                | Cache Friendly     |
| ISAPASS           | BFS             | 8                         | 37.33                       | 61.46                    | 64.64%                                 | Cache Unfriendly   |

<sup>\*</sup>assuming less than 5% difference is cache insensitive.

## Task 2:

Profile-based cache bypass implementation is divided into two major steps - statics collecting and bypass implementing. For statics collecting, a triple-nested map is used to collect the number of access on each address on each SMs and each kernels.

The map is then written to a dump file, which will be read automatically in the second or further runs of simulation. If the dump file is read, another triple-nested map will be created to record the data in the dump file. Then when memory need to be accessed, the map will be accessed based on current SM, kernel, and accessing address to determine if bypass will be used. The whole implementation is shown as code snippet below in the following page.

For the two cache unfriendly benchmarks from task 1 - LPS and BFS 8, after implementing profile-based cache bypass, the new IPC values are 667.44 and 98.60, which are both ~50% higher than the L1 cache bypass.

\* shader.cc, implementing statics collecting & profile-based bypass logic in ldst\_unit::memory\_cycle

```
#include "ggpgusim_entrypoint.h"
#include \( \text{stricem} \)
#include \( \text{stricem} \
```

\* gpgpusim\_entrypoint.cc, implementing dump file reading & mapping.

<sup>\*</sup> gpgpusim\_entrypoint.cc, implementing statics file dumping.