# Experiment-3

August 23, 2020

# Aim: Design

- 1. 4:1 Multiplexer with enable
- 2. 3:8 Decoder with enable
- 3. 4:2 Priority Encoder
- 4. 1:4 Demux

using Dataflow style of modeling

5. Implementation of gates usin Mux using structural style of modelling

**Software Used** : GHDL and GTKWAVE

#### Theory

## 4x1 Multiplexer

Multiplexer is a combinational circuit that has maximum of  $2^n$  data inputs, 'n' selection lines and single output line. One of these data inputs will be connected to the output based on the values of selection lines. 4x1 Multiplexer has four data inputs  $I_3$ ,  $I_2$ ,  $I_1$  &  $I_0$ , two selection lines  $I_3$  &  $I_0$  and one output Y. The block diagram of 4x1 Multiplexer is shown in the following figure.





(a) 4x1 Multiplexer

(b) 4 to 1 Multiplexer Circuit Diagram

Figure 1

| Selection Lines           | Output |       |
|---------------------------|--------|-------|
| $\overline{\mathrm{S}_1}$ | $S_0$  | Y     |
| 0                         | 0      | $I_0$ |
| 0                         | 1      | $I_1$ |
| 1                         | 0      | $I_2$ |
| 1                         | 1      | $I_3$ |

From Truth table, we can directly write the Boolean function for output, Y as

$$Y = S_1' S_0' I_0 + S_1' S_0 I_1 + S_1 S_0' I_2 + S_1 S_0 I_3$$

## 3:8 Decoder:

A decoder is a combinational logic circuit which is used to change the code into a set of signals. It is the reverse process of an encoder. A decoder circuit takes multiple inputs and gives multiple outputs. A decoder circuit takes binary data of 'n' inputs into  $2^n$  unique output. In addition to input pins, the decoder has a enable pin. This enables the pin when negated, makes the circuit inactive.



Figure 2

The decoder circuit works only when the Enable pin (E) is high. S0, S1 and S2 are three different inputs and D0, D1, D2, D3. D4. D5. D6. D7 are the eight outputs.

Truth Table:

| $\overline{S0}$ | S1 | S2 | Е | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 |
|-----------------|----|----|---|----|----|----|----|----|----|----|----|
| x               | X  | X  | 0 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0               | 0  | 0  | 1 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |
| 0               | 0  | 1  | 1 | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| 0               | 1  | 0  | 1 | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| 0               | 1  | 1  | 1 | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  |
| 1               | 0  | 0  | 1 | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 1               | 0  | 1  | 1 | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| 1               | 1  | 0  | 1 | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| 1               | 1  | 1  | 1 | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
|                 |    |    |   |    |    |    |    |    |    |    |    |

The below table gives the truth table of 3 to 8 line decoder.

When the Enable pin (E) is low all the output pins are low.

# **Priority Encoder:**

A 4 to 2 priority encoder has 4 inputs: Y3, Y2, Y1 & Y0 and 2 outputs: A1 & A0. Here, the input, Y3 has the highest priority, whereas the input, Y0 has the lowest priority. In this case, even if more than one input is '1' at the same time, the output will be the (binary) code corresponding to the input, which is having higher priority.

The truth table for priority encoder is as follows :

|    | INPU | JTS | OUTPUTS |    |    |   |
|----|------|-----|---------|----|----|---|
| Y3 | Y2   | Y1  | Y0      | A1 | A0 | V |
| 0  | 0    | 0   | 0       | X  | X  | 0 |
| 0  | 0    | 0   | 1       | 0  | 0  | 1 |
| 0  | 0    | 1   | X       | 0  | 1  | 1 |
| 0  | 1    | X   | X       | 1  | 0  | 1 |
| 1  | X    | X   | X       | 1  | 1  | 1 |

Figure 3: Truth Table



Figure 4

The above two Boolean functions can be implemented as :



Figure 5: Logic Diagram

# 1x4 De-Multiplexer:

1x4 De-Multiplexer has one input I, two selection lines,  $s_1 \& s_0$  and four outputs  $Y_3$ ,  $Y_2$ ,  $Y_1 \& Y_0$ . The block diagram of 1x4 De-Multiplexer is shown in the following figure.





(a) 1 to 4 De-Multiplexer

(b) 3 to 8 decoder block diagram

Figure 6

The single input 'I' will be connected to one of the four outputs,  $Y_3$  to  $Y_0$  based on the values of selection lines  $s_1 \& s_0$ . The Truth table of 1x4 De-Multiplexer is shown below.

| Selection Inputs          | Outputs |       |       |       |       |
|---------------------------|---------|-------|-------|-------|-------|
| $\overline{\mathrm{S}_1}$ | $S_0$   | $Y_3$ | $Y_2$ | $Y_1$ | $Y_0$ |
| 0                         | 0       | 0     | 0     | 0     | Ι     |
| 0                         | 1       | 0     | 0     | I     | 0     |
| 1                         | 0       | 0     | I     | 0     | 0     |
| 1                         | 1       | I     | 0     | 0     | 0     |

From the above Truth table, we can directly write the Boolean functions for each output as

$$Y_3 = S_1 S_0 I Y_3 = S_1 S_0 I$$

$$Y_2 = S_1 S_0' I Y_2 = S_1 S_0' I$$

$$Y_1 = S_1' S_0 I Y_1 = S_1' S_0 I$$

$$Y_0 = S_1' S_0' I Y_0 = S_1' S_0' I$$

# Gates using 2:1 MUX:

# NOT Gate:



We can analyze it

$$Y = X'.1 + X.0 = X'$$

It is NOT Gate using 2:1 MUX. The implementation of NOT gate is done using "n" selection lines. It cannot be implemented using "n-1" selection lines. Only NOT gate cannot be implemented using "n-1" selection lines.

## AND GATE



This implementation is done using "n-1" selection lines.

# OR GATE



Implementation of NAND, NOR, XOR and XNOR gates requires two 2:1 Mux. First multiplexer will act as NOT gate which will provide complemented input to the second multiplexer.

# NAND GATE



# NOR GATE



# **EX-OR GATE**



# **EX-NOR GATE**



# **Program Code**

```
4:1 MUX:
```

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity MUX4_1 is
    Port ( i : in STD_LOGIC_VECTOR (3 downto 0);
            s : in STD_LOGIC_VECTOR (1 downto 0);
            y : out STD_LOGIC);
end MUX4_1;
architecture dataflow of MUX4_1 is
begin
with s select
y <=
         i(0) when "00",
         i(1) when "01",
         i(2) when "10",
         i(3) when others;
end;
3:8 Decoder
library ieee;
use ieee.std_logic_1164.all;
entity decoder is
port(
    i0,i1,i2,E: in std_logic;
    d : out STD_LOGIC_VECTOR (7 downto 0));
end decoder;
architecture decod of decoder is
begin
    d(0) \le (\text{not i0}) and (\text{not i1}) and (\text{not i2}) and E;
    d(1) \le (\text{not i0}) and (\text{not i1}) and i2 and E;
    d(2) \le (\text{not i0}) and i1 and (not i2) and E;
    d(3) \le (not i0) and i1 and i2 and E;
    d(4) \le i0 and (not i1) and (not i2) and E;
    d(5) \le i0 and (not i1) and i2 and E;
    d(6) \le i0 and i1 and (not i2) and E;
    d(7) \le i0 and i1 and i2 and E;
end;
```

## **Priority Encoder**

```
library ieee;
use ieee.std_logic_1164.all;
entity pencoder is
    port(
        i : in STD_LOGIC_VECTOR (3 downto 0);
        a0,a1,v: out std_logic);
end pencoder;
architecture enc of pencoder is
begin
    a1 \le i(3) or i(2);
    a0<=i(3) or (not(i(2))and i(1));
    v \le i(0) or i(1) or i(2) or i(3);
end;
DEMUX
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity DEMUX is
Port (
         I : in STD_LOGIC;
         S : in STD_LOGIC_VECTOR (1 downto 0);
         Y : out STD_LOGIC_VECTOR (3 downto 0)
     );
end DEMUX;
architecture demux of DEMUX is
begin
    with S select Y <=
              ("000" & I) when "00",
              ("00" & I & "0") when "01",
              ("0" & I & "00") when "10",
              (I & "000") when others;
end;
```

#### GATES USING MUX:

## AND GATE

```
library ieee;
use ieee.std_logic_1164.all;
entity andgate is
port(
    A:IN std_logic;
   B:IN std_logic;
   Y:OUT std_logic
);
end andgate;
architecture sms of andgate is
component mux is
port(
    I0:IN std_logic;
    I1:IN std_logic;
    S1:IN std_logic;
    y: OUT std_logic
);
end component;
begin
    mux1:mux port map(IO=>'0',I1=>B,S1=>A,y=>Y);
end;
library IEEE;
use IEEE.std_logic_1164.all;
entity mux is
port(
    I0:IN std_logic;
    I1:IN std_logic;
    S1:IN std_logic;
    y:OUT std_logic
);
end mux;
architecture andgate_arch of mux is
    begin
    y<= IO when S1='0' Else
    I1;
end;
```

#### OR GATE

```
library ieee;
use ieee.std_logic_1164.all;
entity orgate is
port(
    A:IN std_logic;
    B:IN std_logic;
    Y:OUT std_logic
);
end orgate;
architecture sms of orgate is
component mux is
port(
    IO:IN std_logic;
    I1:IN std_logic;
   S1:IN std_logic;
    y: OUT std_logic
);
end component;
begin
    mux1:mux port map(I0=>B,I1=>'1',S1=>A,y=>Y);
end;
library IEEE;
use IEEE.std_logic_1164.all;
entity mux is
port(
    I0:IN std_logic;
   I1:IN std_logic;
   S1:IN std_logic;
    y:OUT std_logic
);
end mux;
architecture orgate_arch of mux is
    y \le I0 when S1='0' Else
    I1;
end;
```

#### NOT GATE

```
library ieee;
use ieee.std_logic_1164.all;
entity notgate is
port(
    A:IN std_logic;
    B:IN std_logic;
    Y:OUT std_logic
);
end notgate;
architecture sms of notgate is
component mux is
port(
    IO:IN std_logic;
   I1:IN std_logic;
   S1:IN std_logic;
    y: OUT std_logic
);
end component;
begin
    mux1:mux port map(IO=>'1',I1=>'0',S1=>B,y=>Y);
end;
library IEEE;
use IEEE.std_logic_1164.all;
entity mux is
port(
    I0:IN std_logic;
   I1:IN std_logic;
   S1:IN std_logic;
    y:OUT std_logic
);
end mux;
architecture notgate_arch of mux is
    begin
    y \le I0 when S1='0' Else
    I1;
end ;
```

#### NAND GATE

```
library ieee;
use ieee.std_logic_1164.all;
entity nandgate is
    port(
        A: IN std_logic;
        B:IN std_logic;
        Y:OUT std_logic
    );
end nandgate;
architecture sms of nandgate is
component mux is
    port(
        I0:IN std_logic;
        I1:IN std_logic;
        S1:IN std_logic;
        y:OUT std_logic
    );
    end component;
signal Y1:std_logic;
    mux1:mux port map(I0=>'1',I1=>'0',S1=>B,y=>Y1);
    mux2:mux port map(I0=>'1',I1=>Y1,S1=>A,y=>Y);
end;
library IEEE;
use IEEE.std_logic_1164.all;
entity mux is
    port(
        IO:IN std_logic;
        I1:IN std_logic;
        S1:IN std_logic;
        y:OUT std_logic
    );
end mux;
architecture nandgate_arch of mux is
        y \le I0 when S1='0' Else
        I1;
end;
```

#### NOR GATE

```
library ieee;
use ieee.std_logic_1164.all;
entity norgate is
    port(
        A: IN std_logic;
        B:IN std_logic;
        Y:OUT std_logic
    );
end norgate;
architecture sms of norgate is
component mux is
    port(
        I0:IN std_logic;
        I1:IN std_logic;
        S1:IN std_logic;
        y:OUT std_logic
    );
    end component;
signal Y1:std_logic;
    mux1:mux port map(I0=>'1',I1=>'0',S1=>B,y=>Y1);
    mux2:mux port map(I0=>Y1,I1=>'0',S1=>A,y=>Y);
end;
library IEEE;
use IEEE.std_logic_1164.all;
entity mux is
    port(
        IO:IN std_logic;
        I1:IN std_logic;
        S1:IN std_logic;
        y:OUT std_logic
    );
end mux;
architecture norgate_arch of mux is
        y \le I0 when S1='0' Else
        I1;
end;
```

#### XOR GATE

```
library ieee;
use ieee.std_logic_1164.all;
entity xorgate is
    port(
        A: IN std_logic;
        B:IN std_logic;
        Y:OUT std_logic
    );
end xorgate;
architecture sms of xorgate is
component mux is
    port(
        I0:IN std_logic;
        I1:IN std_logic;
        S1:IN std_logic;
        y:OUT std_logic
    );
    end component;
signal Y1:std_logic;
    mux1:mux port map(I0=>'1',I1=>'0',S1=>B,y=>Y1);
    mux2:mux port map(IO=>B,I1=>Y1,S1=>A,y=>Y);
end;
library IEEE;
use IEEE.std_logic_1164.all;
entity mux is
    port(
        IO:IN std_logic;
        I1:IN std_logic;
        S1:IN std_logic;
        y:OUT std_logic
    );
end mux;
architecture xorgate_arch of mux is
        y \le I0 when S1='0' Else
        I1;
end;
```

#### **XNOR GATE**

```
library ieee;
use ieee.std_logic_1164.all;
entity xnorgate is
    port(
        A: IN std_logic;
        B:IN std_logic;
        Y:OUT std_logic
    );
end xnorgate;
architecture sms of xnorgate is
component mux is
    port(
        I0:IN std_logic;
        I1:IN std_logic;
        S1:IN std_logic;
        y:OUT std_logic
    );
    end component;
signal Y1:std_logic;
    mux1:mux port map(I0=>'1',I1=>'0',S1=>B,y=>Y1);
    mux2:mux port map(IO=>Y1,I1=>B,S1=>A,y=>Y);
end;
library IEEE;
use IEEE.std_logic_1164.all;
entity mux is
    port(
        IO:IN std_logic;
        I1:IN std_logic;
        S1:IN std_logic;
        y:OUT std_logic
    );
end mux;
architecture xnorgate_arch of mux is
        y \le I0 when S1='0' Else
        I1;
end;
```

# WAVEFORM

# 4:1 MUX:



Figure 7: 4:1 MUX

## 3:8 Decoder



Figure 8: 3:8 DECODER

# **Priority Encoder**



Figure 9: Priority Encoder

### **DEMUX**



# GATES USING MUX

# AND GATE



Figure 10: AND GATE

# OR GATE



Figure 11: OR GATE

# NOT GATE



Figure 12: NOT GATE

## NAND GATE



Figure 13: NAND GATE

# NOR GATE



# XOR GATE



Figure 14: XOR GATE

# **XNOR GATE**



Figure 15: XNOR GATE

# **Result:**

Hence we have studied and programmed the following circuits in vhdl.