# Experiment 4

Alm; To design and implement following:

1. 4:1 mun using 2:1 mux

2. 8:1 mun using 8:3 1 mun

3. 16:1 mux using 4:1 mun

4. Full added using HA

5. Full subtractor using HS.

Software Used: - Model Sim

Theory of 4:1 Mux Using 2:1 MUN:

A 4:1 mux consists of fown data inputs lines as Do to D3,

2 select lines as So hand S1. And single output 4. When So & Si-o

then Y is Do, 11 by Y is D1 if S=1, & Si=0 & so on.

S1 S0 Y
0 0 20
0 1 01
1 0 02
1 1 03



GXI MUX wing 2x1 MUX

The truth table for 2:1 mux using 4:1 mun cs.

| Sol | So | 8  |
|-----|----|----|
| 0   | 0  | To |
| 0   | 0  | II |
| 1   | 0  | I2 |
| X   |    | I3 |

28:1 mux using 4:1 mux

In this configuration, 2 4x1 mux & 12x1 mux is required.

The two multiplexes in first stage in order to get 8data inputs and 2:1 Mux is second stage.

11 Using On gate & 4:1 Mux It contains 2 4x1 mux which will take 8 imputs & the outputs Of first stage is passed through the or gate to orgate to get the output

| S2  | Sic | So  | Y       |
|-----|-----|-----|---------|
| 000 | 00  | 010 | 19 H    |
| 0   | 1   | 1   | I2 I3 T |
| 1   | 0   | 0   | I4 I5   |
| 1   | 1   | 0   | I6 I7   |

2 4:1 Mox & 12:1 Mux

| E   | Si      | 50  | 4              |
|-----|---------|-----|----------------|
| 0   | 0       | 0   | Io             |
| 0   | 0.      | 3/5 | II             |
| ,0  | 1)      | 0.  | I <sub>2</sub> |
| 0   | 1 .     | 10  | I3             |
| 10  | 0       | 0   | Iy             |
| 01  | 0       | 1   | IS             |
| 01  | 1       | 0   | I6             |
| 01  | 1       | 1   | 巧              |
| -01 | · I Mik | 606 | " Golft        |



8:1 mux using 4:1 & 2:1 MUX



3: 16:1 Mux Using 4:1 Mux; It contains 16 inputs lines & 4 select lines. 5 :4x1 mux are used to get 16 input lines used out of which 4 '4x1' mux are used to get 16 input lines and the output of the mux & fed to another 4x1 mux to get clesvied out output.

| \$000000 | 5, | S2<br>0<br>0 | S3 0 1 0 | Y            |
|----------|----|--------------|----------|--------------|
| 0        | 0  | 0            | 0        | To           |
| 0        | 0  | 0            | 1        | II           |
| 0        | 0  | 1            |          | I2           |
| 0        | 0  | <b>OI</b>    | 01       | 10 H 12 13 E |
| 0,       | 1  | 0            | 0        | 14           |
| 61       | 1  | 0            | 10       | IS<br>I6     |
| 0        | 1. | 001-00       | 0        | 16           |
| 0        | 1. | 1            | 1        | I7           |
| 1        | 0  | 0            | 0        | Ig           |
| 1        | 0  | 0'           | 1        | Iq           |
| 1        | 0  | U            | 01       | T10          |
| 1:       | 01 | 1 2          | 1,       | III,         |
| 1        | 1  | 0            | 0        | I12          |
| 1        | 1  | 0            | 1        | II3          |
| 1        | i  | (            | 0        | IK IK        |
| 1        | 1  | 1            | 1        | IK           |



1. Fill Adder Veing Half Adder: Full adder is adder which telds 3 input and pucchus two output. The first two inputs are A and B& threed input carry Gn. The output is Sum & Coat. To implement full adder 2 half adder & 2 orgate is required.

Full Sultractor using half Subtractor - Full subtractor is subtractor to subtractor using half subtractor is first two inputs are twhich subtracts 3 inputs and produces two output. The first two inputs are panor B and third input borrow as input. The output is B out & difference to implement full sub 2 half sub & or gate is required difference to implement full sub 2 half sub & or gate is required

| A | B | Cin | Sum | Cout |
|---|---|-----|-----|------|
| 0 | 0 | 0   | 0   | 0    |
| 0 | 0 | 1   | 1   | 0    |
| 0 | 1 | 0   | ı   | 0    |
| 0 | 1 | 1   | 0   | 1    |
| 1 | 0 | 0   | 1   | 0    |
| 1 | 0 | 1   | 0   | 1    |
| 1 | 1 | 0   | 0   | 1    |
| 1 | 1 | 1   | 1   | 1    |

| A | B  | Bin | DHACE | Bout |
|---|----|-----|-------|------|
| 0 | 0  | 0   | 0     | 0    |
| 0 | 0  | 1   | 1     | 1    |
| 0 | 1. | 0   | 1     | 1    |
| 0 | L  | 1   | 0     | 1    |
| 1 | 0  | 0   | 1     | 0    |
| 1 | 0  | 1   | 0     | 0    |
| 1 | 10 | 0   | 0     | 0    |
| 1 | 1  | 1   | 1     | 1    |
|   |    |     |       |      |



Full added using Half adders.



Full Subtractor Using
Half Subtractor

### Codes

### 1. 4:1 Mux using 2:1 Mux

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity mux4_1 is
port(
    A,B,C,D : in STD_LOGIC;
    S0,S1: in STD_LOGIC;
    Z: out STD_LOGIC
);
end mux4_1;
architecture smsa of mux4_1 is
component mux2_1
port(
    A,B : in STD_LOGIC;
    S: in STD_LOGIC;
    Z: out STD_LOGIC
);
end component;
signal temp1, temp2: std_logic;
begin
    m1: mux2_1 port map(A,B,S0,temp1);
    m2: mux2_1 port map(C,D,S0,temp2);
    m3: mux2_1 port map(temp1,temp2,S1,Z);
end smsa;
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity mux2_1 is
port(
    A,B:in STD_LOGIC;
    S:in STD_LOGIC;
    Z:out STD_LOGIC
);
end mux2_1;
architecture sms of mux2_1 is
begin
 with S select
    Z \le A when '0',
    B when others;
end sms;
```

### 2. 8:1 Mux using 2:1 Mux and 4:1 Mux

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity mux8_1 is
port(
    A,B,C,D,E,F,G,H : in STD_LOGIC;
    S2,S1,S0: in STD_LOGIC;
    Z1: out STD_LOGIC
);
end mux8_1;
architecture smsa of mux8_1 is
component mux2_1
port(
    A,B:in STD_LOGIC;
    S2: in STD_LOGIC;
    Z: out STD_LOGIC
);
end component;
component mux4_1
port(
    A,B,C,D : in STD_LOGIC;
    SO,S1: in STD_LOGIC;
    Z: out STD_LOGIC
);
end component;
signal temp1, temp2: std_logic;
begin
    m1: mux4_1 port map(A,B,C,D,S0,S1,temp1);
    m2: mux4_1 port map(E,F,G,H,S0,S1,temp2);
    m3: mux2_1 port map(temp1,temp2,S2,Z1);
end smsa;
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity mux4_1 is
port(
    A,B,C,D : in STD_LOGIC;
    SO,S1 : in STD_LOGIC;
    Z : out STD_LOGIC
);
end mux4_1;
architecture sms of mux4_1 is
begin
    process (A,B,C,D,S0,S1) is
    begin
          if (S0 = '0') and S1 = '0') then
```

```
Z \leq A;
           elsif (S0 ='1' and S1 = '0') then
                Z \leq B;
           elsif (S0 = ^{\circ}0 ^{\circ} and S1 = ^{\circ}1 ^{\circ}) then
                Z \leftarrow C;
           else
                Z \leftarrow D;
           end if;
    end process;
end sms;
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity mux2_1 is
port(
    A,B:in STD_LOGIC;
    S2:in STD_LOGIC;
    Z:out STD_LOGIC
);
end mux2_1;
architecture sms of mux2_1 is
begin
 with S2 select
    Z \le A when '0',
    B when others;
end sms;
```

### 3. 8:1 Mux using 4:1 mux and OR gate

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity mux8_1 is
port(
    A : in STD_LOGIC_VECTOR(7 downto 0);
    S: in STD_LOGIC_VECTOR(1 downto 0);
    E:in STD_LOGIC;
    Z1: out STD_LOGIC
);
end mux8_1;
architecture smsb of mux8_1 is
component orgate
    port(
        A,B:in STD_LOGIC;
        Z: out STD_LOGIC
    );
    end component;
component multiplexer_4_1
    port(
        A : in STD_LOGIC_VECTOR(3 downto 0);
            S : in STD_LOGIC_VECTOR(1 downto 0);
        E:in STD LOGIC;
    Z: out STD_LOGIC);
    end component;
signal temp1, temp2,C: std_logic;
begin
    C \leq not(E);
    m1: multiplexer_4_1 port map(A(3 downto 0),S,C,temp1);
    m2: multiplexer_4_1 port map(A(7 downto 4),S,E,temp2);
    m3: orgate port map(temp1,temp2,Z1);
end smsb;
library IEEE;
use IEEE.STD_LOGIC_1164.all;
entity multiplexer_4_1 is
port(
    A : in STD_LOGIC_VECTOR(3 downto 0);
    S : in STD_LOGIC_VECTOR(1 downto 0);
    E:in STD_LOGIC;
    Z : out STD_LOGIC
);
end multiplexer_4_1;
architecture multiplexer4_1_arc of multiplexer_4_1 is
begin
    with S select
    Z \le A(0) and E when "00",
    A(1) and E when "01",
    A(2) and E when "10",
```

```
A(3) and E when others;
end multiplexer4_1_arc;

library IEEE;
use IEEE.STD_LOGIC_1164.ALL;

entity orgate is
port(
    A,B:in STD_LOGIC;
    Z:out STD_LOGIC);
end orgate;

architecture sms of orgate is
begin
    Z<=A or B;
end sms;
```

### 4. 16:1 Mux using 4:1 Mux

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity mux16_1 is
    port(
    A : in STD_LOGIC_VECTOR(15 downto 0);
    S : in STD_LOGIC_VECTOR( 3 downto 0);
    Z1: out STD_LOGIC
);
end mux16_1;
architecture smsb of mux16_1 is
    component multiplexer_4_1
        port(
        A : in STD_LOGIC_VECTOR( 3 downto 0);
        S : in STD_LOGIC_VECTOR( 1 downto 0);
        Z : out STD_LOGIC
    );
    end component;
    signal temp: STD_LOGIC_VECTOR(3 downto 0);
begin
    m1: multiplexer_4_1 port map( A(3 downto 0), S(1 downto 0), temp(0));
    m2: multiplexer_4_1 port map( A(7 downto 4), S(1 downto 0), temp(1));
    m3: multiplexer_4_1 port map( A(11 downto 8), S(1 downto 0), temp(2));
    m4: multiplexer_4_1 port map( A(15 downto 12), S(1 downto 0), temp(3));
    m5: multiplexer_4_1 port map(temp, S(3 downto 2), Z1);
end smsb;
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity multiplexer_4_1 is
    port(
         A : in STD_LOGIC_VECTOR( 3 downto 0);
         S : in STD_LOGIC_VECTOR(1 downto 0);
         Z : out STD LOGIC
         );
end multiplexer_4_1;
architecture multiplexer4_1_arc of multiplexer_4_1 is
begin
    with S select
        Z \le A(0) when "00",
             A(1) when "01",
             A(2) when "10",
             A(3) when others;
end multiplexer4_1_arc;
```

### 5. Full Adder using Half Adder

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity fulladder is
port(
A : in STD_LOGIC;
B: in STD_LOGIC;
C: in STD_LOGIC;
S:out STD_LOGIC;
CA: out STD_LOGIC
);
end fulladder;
architecture smsb of fulladder is
component orgate
port( A,B:in STD_LOGIC;
Z: out STD_LOGIC);
end component;
component half_adder
port( a : in STD_LOGIC;
b: in STD_LOGIC;
sum:out STD_LOGIC;
carry: out STD_LOGIC);
end component;
signal sum1,carry1,carry2: std_logic;
begin
m1: half_adder port map(A,B,sum1,carry1);
m2: half_adder port map(C,sum1,S,carry2);
m3: orgate port map(carry1,carry2,CA);
end smsb;
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity half_adder is
   port(a,b:in STD_LOGIC; sum,carry:out STD_LOGIC);
end half_adder;
architecture halfadder of half_adder is
begin
   sum<= a xor b;</pre>
   carry <= a and b;
end halfadder;
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity orgate is
port(A,B:in STD_LOGIC;
Z : out STD_LOGIC);
```

```
end orgate;
architecture sms of orgate is
begin
    Z <= A or B;
end sms;</pre>
```

### 6. Full Subtractor using Half Subtractor

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity fullsubtractor is
port(
A : in STD_LOGIC;
B: in STD_LOGIC;
C: in STD_LOGIC;
D:out STD_LOGIC;
BO: out STD_LOGIC
end fullsubtractor;
architecture smsb of fullsubtractor is
    component orgate
        port( A,B:in STD_LOGIC;
        Z : out STD_LOGIC);
    end component;
    component half_subtractor
        port( a: in STD LOGIC;
        b: in STD_LOGIC;
        diff : out STD_LOGIC;
        borrow: out STD_LOGIC);
    end component;
    signal sum1,carry1,carry2: std_logic;
    begin
    m1: half_subtractor port map(A,B,sum1,carry1);
    m2: half_subtractor port map(C,sum1,D,carry2);
    m3: half_subtractor port map(carry1, carry2, B0);
end smsb;
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity half_subtractor is
   port(a,b:in STD_LOGIC; diff,borrow:out STD_LOGIC);
end half_subtractor;
architecture halfsubtractor of half_subtractor is
begin
    diff <= a xor b;</pre>
    borrow <= not(a) and b;
end halfsubtractor;
```

# Outputs

# 1. 4:1 Mux using 2:1 Mux



Figure 1: 4:1 Mux Using 2:1 Mux

# 2. 8:1 Mux using 2:1 Mux and 4:1 Mux



Figure 2: 8:1 Mux using 2:1 Mux and 4:1 Mux

### 3. 8:1 mux using 4:1 mux and or gate



Figure 3: 8:1 mux using 4:1 mux and or gate

## 4. 16:1 Mux using 4:1 Mux



Figure 4: 16:1 Mux using 4:1 Mux

# 5. Full Adder using Half Adder



Figure 5: Full Adder using Half Adder

# 6. Full Subtractor using Half Subtractor



Figure 6: Full Subtractor using Half Subtractor