# Virtual Memory

Discussion 10: November 4, 2019

# 1 Addressing

Virtual Address (VA) What your program uses

| Virtual Page Number (VPN) | Page Offset |
|---------------------------|-------------|
|---------------------------|-------------|

Physical Address (PA) What actually determines where in memory to go

For example, with 4 KiB pages and byte addresses, there are 12 page offset bits since  $4 \text{ KiB} = 2^{12}B = 4096B$ .



Pages

A chunk of memory or disk with a set size. Addresses in the same virtual page map to addresses in the same physical page. The page table determines the mapping.

| Valid                   | Dirty | Permission Bits | PPN |  |  |
|-------------------------|-------|-----------------|-----|--|--|
| — Page entry (VPN: 0) — |       |                 |     |  |  |
| — Page entry (VPN: 1) — |       |                 |     |  |  |

Each stored row of the page table is called a **page table entry**. There are 2<sup>VPN bits</sup> such entries in a page table. Say you have a VPN of 5 and you want to use the page table to find what physical page it maps to; you'll check the 5th (0-indexed) page table entry. If the valid bit is 1, then that means that the entry is valid (in other words, the physical page corresponding to that virtual page is in main memory as opposed to being only on disk) and therefore you can get the PPN from the entry and access that physical page in main memory. The page table is stored in memory: the OS sets a register (the Page Table Base Register) telling the hardware the address of the first entry of the page table. If you write to a page in memory, the processor updates the "dirty" bit in the page table entry corresponding to that page, which lets the OS know that updating that page on disk is necessary (remember: main memory contains a subset of what's on disk). This is a similar concept as

### 2 Virtual Memory

having a dirty bit for each cache block in a write-back cache, which we covered in lecture and in Lab 9. Each process gets its own illusion of full memory to work with, and therefore its own page table.

**Protection Fault** The page table entry for a virtual page has permission bits that prohibit the requested operation. This is how a segmentation fault occurs.

Page Fault The page table entry for a virtual page has its valid bit set to false. This means that the entry is not in memory, so we pull it from disk, add the page to memory (evicting another page if necessary), and add the mapping to the page table and the TLB.

# Translation Lookaside Buffer

A cache for the page table. Each block is a single page table entry. If an entry is not in the TLB, it's a TLB miss. Assuming fully associative:

| TI B Valid    | Tag (VPN)  | Page Table Entry |                 |     |  |
|---------------|------------|------------------|-----------------|-----|--|
| TED vand      | rag (VIIV) | Page Dirty       | Permission Bits | PPN |  |
| — TLB entry — |            |                  |                 |     |  |
| — TLB entry — |            |                  |                 |     |  |



To access some memory location, we get the virtual page number (VPN) from the virtual address (VA) and first try to translate the VPN to a physical page number (PPN) using the translation lookaside buffer (TLB). If the TLB doesn't contain the desired VPN, we check if the page table contains it (remember: the TLB is a subset of the page table!). If the page table doesn't contain an entry for the VPN, then this is a page fault; memory doesn't contain the corresponding physical page! This means we need to fetch the physical page from disk and put it into memory, update the page table entry, and load the entry into the TLB, Then, we use the physical page and the offset of the physical address in the page to access memory as the program intended.

What are three specific benefits of using virtual memory?

1.1

1.2 What should happen to the TLB when a new value is loaded into the page table address register?

1.3 A processor has 16-bit addresses, 256 byte pages, and an 8-entry fully associative TLB with LRU replacement (the LRU field is 3 bits and encodes the order in which pages were accessed, 0 being the most recent). At some time instant, the TLB for the current process is the initial state given in the table below. Assume that all current page table entries are in the initial TLB. Assume also that all pages can be read from and written to. Fill in the final state of the TLB according to the access pattern below.

#### 4 $Virtual\ Memory$

## Free Physical Pages 0x17, 0x18, 0x19

### Access Pattern

- 1. 0x11f0 (Read) 4. 0x2332 (Write)
- 2. 0x1301 (**Write**) 5. 0x20ff (**Read**)

- 3. 0x20ae (**Write**) 6. 0x3415 (**Write**)

### Initial TLB

| VPN  | PPN  | Valid | Dirty | LRU |
|------|------|-------|-------|-----|
| 0x01 | 0x11 | 1     | 1     | 0   |
| 0x00 | 0x00 | 0     | 0     | 7   |
| 0x10 | 0x13 | 1     | 1     | 1   |
| 0x20 | 0x12 | 1     | 0     | 5   |
| 0x00 | 0x00 | 0     | 0     | 7   |
| 0x11 | 0x14 | 1     | 0     | 4   |
| 0xac | 0x15 | 1     | 1     | 2   |
| 0xff | 0xff | 1     | 0     | 3   |

## Final TLB

| VPN | PPN | Valid | Dirty | LRU |
|-----|-----|-------|-------|-----|
|-----|-----|-------|-------|-----|