# **Computer Architecture**

## Lab 2 Report

| Name:        | Asudy<br>Wang 王浚<br>哲 | ID:        | 3180103011 | Major:                                                          | Computer<br>Science &<br>Technology |
|--------------|-----------------------|------------|------------|-----------------------------------------------------------------|-------------------------------------|
| Course:      | Computer Architecture |            | Place:     | Room 301, Cao Guangbiao<br>Building West Wing, Yuquan<br>Campus |                                     |
| Due<br>Date: | 2020-12-07            | Groupmate: | Flaze He   | Instructor:                                                     | Kai Bu                              |

## **Table of Contents**

#### **Table of Contents**

#### Lab 2. 5-Stage Pipelined CPU

- §1 Purposes & Requirements
  - 1.1 Experiment Purpose
  - 1.2 Experiment Tasks
- §2 Contents & Principles
  - 2.1 Datapath
  - 2.2 Controller
  - 2.3 Basic Units of a Pipelined CPU
- §3 Main Instruments & Materials
  - 3.1 Experiment Instruments
  - 3.2 Experiment Materials
- §4 Experiment Procedure & Operations
  - 4.1 Finish controller.v
  - 4.2 Finish datapath.v
  - 4.3 Verify the Pipelined CPU Design
- §5 Results & Analysis
  - 5.1 Function Verification
- §6 Discussion & Experience
- Appendix A. controller.v
- Appendix B. datapath.v

# Lab 2. 5-Stage Pipelined CPU

## §1 Purposes & Requirements

### 1.1 Experiment Purpose

- Understand the **principles** of *Pipelined CPU*;
- Understand the basic units of Pipelined CPU;
- Understand the working flow of a 5-stage pipeline;
- Master the method of implementing a simple Pipelined CPU;
- Master methods of program verification of simple *Pipelined CPU*.

#### 1.2 Experiment Tasks

- Design the CPU controller & datapath of the 5-stage Pipelined CPU.
  - o 5-stage implementation
  - o Register File
  - Memory (instruction & data memories)
  - Other basic & auxiliary units
- Verify the *Pipelined CPU* with program and observe the execution of the program.

## §2 Contents & Principles

#### 2.1 Datapath

The **5-staged** pipelined datapath divides the workflow of a CPU into 5 specific stages: *IF* (Instruction Fetch), *ID* (Instruction Decode & register fetch), *EXE* (EXEcution), *MEM* (MEMory access) and *WB* (Write Back). The key idea of the *Pipelined CPU* is, whenever an instruction is using units in a certain stage, other instructons are able to use other stages **simultaneously**. Thus in a 5-staged pipeline, 5 instructions can be executed parallelly.

A simplified vesion of the pipelined datapath we're implementing in this lab is as the following.



#### 2.2 Controller

The controller in the pipelined CPU translates the input **instruction** into several **control signals** asynchronously. Different control signals select inputs for datapath units, control write enable for registers and memories, and decide whether a certain stage in the datapath is enabled/cleared. A **datapath with controller** in the pipelined CPU is shown as the following figure:



### 2.3 Basic Units of a Pipelined CPU

- 1. CPU Controller
- 2. Stage Registers
- 3. Register File
  - Positive edge: transfer data for stages
  - Negative edge: write
- 4. Memories
  - Instruction Memory
    - Read-only, with width 32
    - Falling-edge triggered
  - Data Memory
    - Read and Write, with width 32
    - Falling-edge triggered
- 5. ALU
- 6. Other registers, Signed/Unsigned-extension unit, MUXs

### §3 Main Instruments & Materials

#### 3.1 Experiment Instruments

- 1. A Computer with ISE 14.7 Installed
- 2. SWORD Board

#### 3.2 Experiment Materials

None.

## §4 Experiment Procedure & Operations

Thanks to the SWORD Website who provided us with very helpful Verilog implementations of all units we need except for the *controller* and the *datapath* (can be downloaded <u>here</u>), all we need to do in this lab is to fill in the blanks in the *controller & datapath* modules, and test if our code makes the CPU run expectedly.

#### 4.1 Finish controller.v

- 1. Open file controller.v (in the files downloaded just now) in a text editor. We can find that some codes are masked by ????.
- 2. Fill in the blanks in the **instruction decode part** according to the functions of each given instruction. All *parameter* definitions can be found in file <a href="mips\_define.vh">mips\_define.vh</a>. Always use symbols provided in that file if possible.
  - For example, the decoding of ADD instruction is:

```
1
  case ...
2
       R_FUNC_ADD: begin
3
           exe_alu_oper = EXE_ALU_ADD; // ALU operation type: +
           wb_addr_src = WB_ADDR_RD; // Write back addr.: rd
4
5
           wb_data_src = WB_DATA_ALU; // Write back data: ALUout
6
           wb_wen = 1;  // Write back REG enable: true
7
           rs_used = 1;  // rs register used: true
           rt_used = 1;  // rt register used: true
8
9
       end
10
```

- To reduce the length of the report, the full code is provided in *Appendix A*.
- 3. Other ??? s lie in the **pipeline control part** which is implemented for possible *stalls*. Since *stall implementation is not required* in this lab (Lab 2), the detail will be discussed in the next lab report. However you may find the finished code in *Appendix A* as well.

### 4.2 Finish datapath.v

- 1. Open file datapath.v (in the files downloaded just now) in a text editor. We can find that some codes are masked by ????.
- 2. Fill in the blanks about write back addr selection, write back data selection, ALU input selection and target PC selection according to meanings of the given control signals. All parameter definitions can be found in file mips\_define.vh. Always use symbols provided in that file if possible.
  - 1. Write Back Addr Selection

```
1 always @(*) begin
2    regw_addr_id = inst_data_id[15:11];
3    case (wb_addr_src_ctrl)
4         WB_ADDR_RD: regw_addr_id = addr_rd;
5         WB_ADDR_RT: regw_addr_id = addr_rt;
6         WB_ADDR_LINK: regw_addr_id = GPR_RA;
7    endcase
8 end
```

#### 2. Write Back Data Selection

```
1 always @(*) begin
2    regw_data_wb = alu_out_wb;
3    case (wb_data_src_wb)
4    WB_DATA_ALU: regw_data_wb = alu_out_wb;
5    WB_DATA_MEM: regw_data_wb = mem_din_wb;
6    endcase
7 end
```

#### 3. ALU Input Selection

```
1
    always @(*) begin
2
        opa_exe = data_rs_exe;
3
        opb_exe = data_rt_exe;
4
        case (exe_a_src_exe) // ALU input A source selection
5
            EXE_A_RS: opa_exe = data_rs_exe;
6
            EXE_A_LINK: opa_exe = inst_addr_next_exe;
7
           EXE_A_BRANCH: opa_exe = inst_addr_next_exe;
8
        endcase
9
        case (exe_b_src_exe) // ALU input B source selection
10
           EXE_B_RT: opb_exe = data_rt_exe;
11
           EXE_B_IMM: opb_exe = data_imm_exe;
12
           EXE_B_LINK: opb_exe = 32'h0;
            EXE_B_BRANCH: opb_exe = {data_imm_exe[29:0], 2'b0};
13
14
        endcase
15
   end
```

#### 4. Target PC Selection

```
1
    always @(*) begin
 2
         case (pc_src_mem)
 3
             PC_JUMP: branch_target_mem <= {</pre>
 4
                 inst_addr_mem[31:28], inst_data_mem[25:0], 2'b0
 5
             };
 6
             PC_JR: branch_target_mem <= data_rs_mem;</pre>
 7
             PC_BEQ: branch_target_mem <= rs_rt_equal_mem ?</pre>
 8
                      alu_out_mem : inst_addr_next_mem ;
9
             PC_BNE: branch_target_mem <= rs_rt_equal_mem ?</pre>
                      inst_addr_next_mem : alu_out_mem ;
10
11
             default: branch_target_mem <= inst_addr_next_mem; // never</pre>
    used
12
         endcase
13
    end
```

### 4.3 Verify the Pipelined CPU Design

1. Use the program provided by the template (inst\_mem.hex) to verify the implementation of our *Pipelined CPU*. The code is provided in hexadecimal, which is very difficult for humans to understand. Converting it to something human-readable using a disassembler is a great idea. The translated program (in MIPS) is as the following:

```
code > ASM inst_mem.asm
     and $at $zero $zero
    ori $a0 $at 80
    addi $a1 $zero 4
    jal 10
    sw $v0 0($a0)
 6 lw $t1 0($a0)
    sw $t1 4($a0)
 8 sub $t0 $t1 $a0
 9 j 8
 10 sll $zero $zero 0
 11 add $t0 $zero $zero
 12 lw $t1 0($a0)
 13 add $t0 $t0 $t1
 14 addi $a1 $a1 -1
 15 addi $a0 $a0 4
 16 slt $v1 $zero $a1
    bne $v1 $zero -6
     or $v0 $t0 $zero
 19 jr $ra
```

2. Open the *ISE Project* and *Generate Programming File* of the top module, then upload the *.bit file* to the SWORD borad to see whether our pipelined CPU works as desired.

## §5 Results & Analysis

#### 5.1 Function Verification

1. The hexadecimal file used to verify the design and its MIPS assembly comparison is show in the following figure:

```
code > ASM inst_mem.asm
code > ≡ inst_mem.hex
    00000824
                           1 and $at $zero $zero
     34240050
                                 ori $a0 $at 80
    20050004
                                 addi $a1 $zero 4
                                jal 10
    0C00000A
                                 sw $v0 0($a0)
     AC820000
                                lw $t1 0($a0)
     AC890004
                                 sw $t1 4($a0)
     01244022
                                 sub $t0 $t1 $a0
    08000008
                                j 8
    00000000
                            10 sll $zero $zero 0
    00004020
                            11 add $t0 $zero $zero
 12 8C890000
                            12 lw $t1 0($a0)
 13 01094020
                            13 add $t0 $t0 $t1
    20A5FFFF
                            14 addi $a1 $a1 -1
    20840004
                            15 addi $a0 $a0 4
    0005182A
                            16 slt $v1 $zero $a1
    1460FFFA
                                 bne $v1 $zero -6
     01001025
                                 or $v0 $t0 $zero
     03E00008
                            19 jr $ra
```

2. The *Programming File* of the top module was **successfully generated and uploaded** to the SWORD board.

- 3. Turning on <code>Sw[0]</code> on borad makes the CPU enter *single-step debug* mode, during which time the *bottom-left* <code>BTN</code> makes it step forward. All debug information is shown on the *VGA display* connected to the board.
  - You can refer to the *appended zip file* for the photos of the full execution progress of the above program.
- 4. According to our observation, the program was exected **as desired** on the SWORD borad. **We concluded that our** *Pipelined CPU* **was working as expected.**

## **§6 Discussion & Experience**

In this experiment, I got to know the detailed implementation of a pipelined CPU rather than the theorems.

Before I started this lab, I had no idea how to implement such a pipelined CPU in practice. The template provided by SWORD really helped me to construct an outline of the design.

When we tried to fill in the blanks in those files, we suffered from figuring out what all the control signals actually controls since there isn't a visualized schematic provided. With the help of the comments and our teammates, we managed to figure that out and our understanding about the pipeline was further deepend.

### Appendix A. controller.v

```
`include "define.vh"
 2
 3
     * Controller for MIPS 5-stage pipelined CPU.
4
5
     * Author: Zhao, Hongyu <power_zhy@foxmail.com>
 6
     */
7
    module controller (/*AUTOARG*/
8
        input wire clk, // main clock
9
        input wire rst, // synchronous reset
10
        // debug
        `ifdef DEBUG
11
        input wire debug_en, // debug enable
12
        input wire debug_step, // debug step clock
13
14
        `endif
15
        // instruction decode
        input wire [31:0] inst, // instruction
16
17
        input wire is_branch_exe, // whether instruction in EXE stage is
    jump/branch instruction
        input wire [4:0] regw_addr_exe, // register write address from EXE
18
    stage
19
        input wire wb_wen_exe, // register write enable signal feedback from
    EXE stage
        input wire is_branch_mem, // whether instruction in MEM stage is
20
    jump/branch instruction
        input wire [4:0] regw_addr_mem, // register write address from MEM
21
    stage
22
        input wire wb_wen_mem, // register write enable signal feedback from
    MEM stage
23
        output reg [2:0] pc_src, // how would PC change to next
        output reg imm_ext, // whether using sign extended to immediate data
24
        output reg [1:0] exe_a_src, // data source of operand A for ALU
25
26
        output reg [1:0] exe_b_src, // data source of operand B for ALU
        output reg [3:0] exe_alu_oper, // ALU operation type
27
        output reg mem_ren, // memory read enable signal
28
        output reg mem_wen, // memory write enable signal
29
30
        output reg [1:0] wb_addr_src, // address source to write data back to
    registers
        output reg wb_data_src, // data source of data being written back to
31
32
        output reg wb_wen, // register write enable signal
        output reg unrecognized, // whether current instruction can not be
33
    recognized
34
        // pipeline control
35
        output reg if_rst, // stage reset signal
36
        output reg if_en, // stage enable signal
        input wire if_valid, // stage valid flag
37
38
        output reg id_rst,
        output reg id_en,
39
40
        input wire id_valid,
41
        output reg exe_rst,
42
        output reg exe_en,
43
        input wire exe_valid,
44
        output reg mem_rst,
45
        output reg mem_en,
```

```
46
          input wire mem_valid,
 47
          output reg wb_rst,
 48
          output reg wb_en,
 49
          input wire wb_valid
 50
 51
 52
          `include "mips_define.vh"
 53
 54
         // instruction decode
 55
          reg rs_used, rt_used;
 56
 57
          always @(*) begin
                                   /* Decode inst */
 58
              pc_src = PC_NEXT;
 59
              imm_ext = 0;
 60
              exe_a_src = EXE_A_RS;
 61
              exe_b\_src = EXE\_B\_RT;
 62
              exe_alu_oper = EXE_ALU_ADD;
 63
              mem\_ren = 0;
 64
              mem\_wen = 0;
 65
              wb_addr_src = WB_ADDR_RD;
              wb_data_src = WB_DATA_ALU;
 66
 67
              wb\_wen = 0;
 68
              rs\_used = 0;
 69
              rt\_used = 0;
 70
              unrecognized = 0;
              case (inst[31:26])
 71
 72
                  INST_R: begin
 73
                      case (inst[5:0])
 74
                           R_FUNC_JR: begin
 75
                               pc\_src = PC\_JR;
 76
                               rs\_used = 1;
 77
                           end
 78
                           R_FUNC_ADD: begin
 79
                               exe_alu_oper = EXE_ALU_ADD;
 80
                               wb_addr_src = WB_ADDR_RD;
 81
                               wb_data_src = WB_DATA_ALU;
 82
                               wb\_wen = 1;
 83
                               rs\_used = 1;
 84
                               rt\_used = 1;
 85
                           end
 86
                           R_FUNC_SUB: begin
 87
                               exe_alu_oper = EXE_ALU_SUB;
 88
                               wb_addr_src = WB_ADDR_RD;
 89
                               wb_data_src = WB_DATA_ALU;
 90
                               wb\_wen = 1;
 91
                               rs\_used = 1;
 92
                               rt\_used = 1;
 93
                           end
 94
                           R_FUNC_AND: begin
 95
                               exe_alu_oper = EXE_ALU_AND;
 96
                               wb_addr_src = WB_ADDR_RD;
 97
                               wb_data_src = WB_DATA_ALU;
 98
                               wb\_wen = 1;
99
                               rs\_used = 1;
                               rt_used = 1;
100
101
                           end
102
                           R_FUNC_OR: begin
103
                               exe_alu_oper = EXE_ALU_OR;
```

```
104
                               wb_addr_src = WB_ADDR_RD;
105
                               wb_data_src = WB_DATA_ALU;
106
                               wb\_wen = 1;
107
                               rs\_used = 1;
108
                               rt\_used = 1;
109
                           end
110
                           R_FUNC_SLT: begin
111
                               exe_alu_oper = EXE_ALU_SLT;
                               wb_addr_src = WB_ADDR_RD;
112
113
                               wb_data_src = WB_DATA_ALU;
114
                               wb\_wen = 1;
115
                               rs\_used = 1;
116
                               rt_used = 1;
117
                           end
118
                           default: begin
119
                               unrecognized = 1;
120
                           end
121
                      endcase
122
                  end
123
                  INST_J: begin
124
                      pc\_src = PC\_JUMP;
125
                  end
126
                  INST_JAL: begin
127
                      pc\_src = PC\_JUMP;
128
                      exe_a_src = EXE_A_LINK;
129
                      exe_b\_src = EXE\_B\_LINK;
130
                      exe_alu_oper = EXE_ALU_ADD;
131
                      wb_addr_src = WB_ADDR_LINK;
132
                      wb_data_src = WB_DATA_ALU;
133
                      wb\_wen = 1;
134
                  end
135
                  INST_BEQ: begin
136
                      pc\_src = PC\_BEQ;
137
                      exe_a_src = EXE_A_BRANCH;
138
                      exe_b_src = EXE_B_BRANCH;
139
                      exe_alu_oper = EXE_ALU_ADD;
140
                      imm_ext = 1;
141
                      rs\_used = 1;
142
                       rt_used = 1;
143
                  end
144
                  INST_BNE: begin
145
                       pc\_src = PC\_BNE;
146
                      exe\_a\_src = EXE\_A\_BRANCH;
147
                      exe_b_src = EXE_B_BRANCH;
148
                      exe_alu_oper = EXE_ALU_ADD;
149
                      imm_ext = 1;
150
                       rs\_used = 1;
151
                       rt\_used = 1;
152
                  end
153
                  INST_ADDI: begin
                      imm_ext = 1;
154
155
                       exe_b\_src = EXE\_B\_IMM;
156
                      exe_alu_oper = EXE_ALU_ADD;
157
                      wb_addr_src = WB_ADDR_RT;
158
                      wb_data_src = WB_DATA_ALU;
159
                      wb\_wen = 1;
160
                       rs\_used = 1;
161
                  end
```

```
162
                  INST_ANDI: begin
163
                      imm_ext = 0;
                      exe_b_src = EXE_B_IMM;
164
165
                      exe_alu_oper = EXE_ALU_AND;
166
                      wb_addr_src = WB_ADDR_RT;
167
                      wb_data_src = WB_DATA_ALU;
168
                      wb\_wen = 1;
169
                      rs\_used = 1;
170
                  end
171
                  INST_ORI: begin
172
                      imm_ext = 0;
173
                      exe_b_src = EXE_B_IMM;
174
                      exe_alu_oper = EXE_ALU_OR;
175
                      wb_addr_src = WB_ADDR_RT;
176
                      wb_data_src = WB_DATA_ALU;
177
                      wb\_wen = 1;
178
                      rs\_used = 1;
179
                  end
                  INST_LW: begin
180
181
                      imm_ext = 1;
182
                      exe_b\_src = EXE\_B\_IMM;
183
                      exe_alu_oper = EXE_ALU_ADD;
184
                      mem\_ren = 1;
185
                      wb_addr_src = WB_ADDR_RT;
186
                      wb_data_src = WB_DATA_MEM;
187
                      wb\_wen = 1;
188
                      rs\_used = 1;
189
                  end
190
                  INST_SW: begin
191
                      imm_ext = 1;
192
                      exe_b\_src = EXE\_B\_IMM;
193
                      exe_alu_oper = EXE_ALU_ADD;
194
                      mem\_wen = 1;
195
                      rs\_used = 1;
196
                      rt\_used = 1;
197
                  end
198
                  default: begin
199
                      unrecognized = 1;
200
                  end
201
              endcase
202
         end
203
         /* pipeline control (stall) */
204
205
         reg reg_stall;
206
         reg branch_stall;
207
         wire [4:0] addr_rs, addr_rt;
208
209
         assign
210
              addr_rs = inst[25:21],
211
              addr_rt = inst[20:16];
212
213
         always @(*) begin
214
              reg_stall = 0;
215
              if (rs_used && addr_rs != 0) begin
216
                  if (regw_addr_exe == addr_rs && wb_wen_exe) begin
217
                      reg_stall = 1;
218
                  end
219
                  else if (regw_addr_mem == addr_rs && wb_wen_mem) begin
```

```
220
                      reg_stall = 1;
221
                  end
222
              end
223
              if (rt_used && addr_rt != 0) begin
224
                  if (regw_addr_exe == addr_rt && wb_wen_exe) begin
225
                      reg_stall = 1;
226
                  end
227
                  else if (regw_addr_mem == addr_rt && wb_wen_mem) begin
                      reg_stall = 1;
228
229
                  end
230
              end
231
         end
232
233
         always @(*) begin
234
              branch_stall = 0;
235
              if (pc_src != PC_NEXT || is_branch_exe || is_branch_mem)
236
                  branch_stall = 1;
237
         end
238
          `ifdef DEBUG
239
240
         reg debug_step_prev;
241
242
         always @(posedge clk) begin
243
              debug_step_prev <= debug_step;</pre>
244
         end
          `endif
245
246
         always @(*) begin
247
248
             if_rst = 0;
249
              if_en = 1;
250
              id_rst = 0;
251
              id_en = 1;
252
              exe_rst = 0;
253
              exe_en = 1;
254
              mem_rst = 0;
255
             mem_en = 1;
256
             wb_rst = 0;
257
             wb_en = 1;
258
              if (rst) begin
259
                  if_rst = 1;
                  id_rst = 1;
260
261
                  exe_rst = 1;
262
                  mem_rst = 1;
263
                  wb_rst = 1;
264
              end
              `ifdef DEBUG
265
266
              // suspend and step execution
267
              else if ((debug_en) && ~(~debug_step_prev && debug_step)) begin
268
                  if_en = 0;
269
                  id_en = 0;
270
                  exe_en = 0;
271
                  mem_en = 0;
272
                  wb_en = 0;
273
              end
274
              `endif
275
              // this stall indicate that ID is waiting for previous instruction,
     should insert NOPs between ID and EXE.
276
              else if (reg_stall) begin
```

```
277
                 if_en = 0;
278
                 id_en = 0;
279
                 exe_rst = 1;
280
             end
             /\!/ this stall indicate that a jump/branch instruction is running,
281
     so that 3 NOP should be inserted between IF and ID
282
             else if (branch_stall) begin
283
                 id_rst = 1;
284
             end
285
         end
286
287
     endmodule
```

### Appendix B. datapath.v

```
`include "define.vh"
 1
 2
 3
     * Data Path for MIPS 5-stage pipelined CPU.
4
5
     * Author: Zhao, Hongyu <power_zhy@foxmail.com>
 6
     */
7
    module datapath (
8
        input wire clk, // main clock
9
        // debug
        `ifdef DEBUG
10
11
        input wire [5:0] debug_addr, // debug address
        output wire [31:0] debug_data, // debug data
12
        `endif
13
14
        // control signals
15
        output reg [31:0] inst_data_id, // instruction
        output reg is_branch_exe, // whether instruction in EXE stage is
16
    jump/branch instruction
17
        output reg [4:0] regw_addr_exe, // register write address from EXE
    stage
18
        output reg wb_wen_exe, // register write enable signal feedback from
    EXE stage
19
        output reg is_branch_mem, // whether instruction in MEM stage is
    jump/branch instruction
20
        output reg [4:0] regw_addr_mem, // register write address from MEM
    stage
        output reg wb_wen_mem, // register write enable signal feedback from
21
    MEM stage
        input wire [2:0] pc_src_ctrl, // how would PC change to next
22
        input wire imm_ext_ctrl, // whether using sign extended to immediate
23
    data
        input wire [1:0] exe_a_src_ctrl, // data source of operand A for ALU
24
25
        input wire [1:0] exe_b_src_ctrl, // data source of operand B for ALU
        input wire [3:0] exe_alu_oper_ctrl, // ALU operation type
26
27
        input wire mem_ren_ctrl, // memory read enable signal
        input wire mem_wen_ctrl, // memory write enable signal
28
29
        input wire [1:0] wb_addr_src_ctrl, // address source to write data
    back to registers
30
        input wire wb_data_src_ctrl, // data source of data being written back
    to registers
31
        input wire wb_wen_ctrl, // register write enable signal
32
        // IF signals
33
        input wire if_rst, // stage reset signal
        input wire if_en, // stage enable signal
34
        output reg if_valid, // working flag
35
        output reg inst_ren, // instruction read enable signal
36
        output reg [31:0] inst_addr, // address of instruction needed
37
38
        input wire [31:0] inst_data, // instruction fetched
        // ID signals
39
40
        input wire id_rst,
41
        input wire id_en,
42
        output reg id_valid,
43
        // EXE signals
44
        input wire exe_rst,
45
        input wire exe_en,
```

```
46
         output reg exe_valid,
 47
         // MEM signals
 48
         input wire mem_rst,
 49
         input wire mem_en,
 50
         output reg mem_valid,
 51
         output wire mem_ren, // memory read enable signal
 52
         output wire mem_wen, // memory write enable signal
         output wire [31:0] mem_addr, // address of memory
 53
 54
         output wire [31:0] mem_dout, // data writing to memory
 55
         input wire [31:0] mem_din, // data read from memory
 56
         // WB signals
 57
         input wire wb_rst,
 58
         input wire wb_en,
 59
         output reg wb_valid
 60
         );
 61
 62
         `include "mips_define.vh"
 63
         // control signals
 64
 65
         reg [2:0] pc_src_exe, pc_src_mem;
 66
         reg [1:0] exe_a_src_exe, exe_b_src_exe;
 67
         reg [3:0] exe_alu_oper_exe;
 68
         reg mem_ren_exe, mem_ren_mem;
 69
         reg mem_wen_exe, mem_wen_mem;
         reg wb_data_src_exe, wb_data_src_mem, wb_data_src_wb;
 70
 71
 72
         // IF signals
 73
         wire [31:0] inst_addr_next;
 74
 75
         // ID signals
 76
         reg [31:0] inst_addr_id;
 77
         reg [31:0] inst_addr_next_id;
         reg [4:0] regw_addr_id;
 78
 79
         wire [4:0] addr_rs, addr_rt, addr_rd;
 80
         wire [31:0] data_rs, data_rt, data_imm;
 81
 82
         // EXE signals
 83
         reg [31:0] inst_addr_exe;
 84
         reg [31:0] inst_addr_next_exe;
 85
         reg [31:0] inst_data_exe;
 86
         reg [31:0] data_rs_exe, data_rt_exe, data_imm_exe;
 87
         reg [31:0] opa_exe, opb_exe;
 88
         wire [31:0] alu_out_exe;
 89
         wire rs_rt_equal_exe;
 90
 91
         // MEM signals
 92
         reg [31:0] inst_addr_mem;
 93
         reg [31:0] inst_addr_next_mem;
 94
         reg [31:0] inst_data_mem;
 95
         reg [4:0] data_rs_mem;
 96
         reg [31:0] data_rt_mem;
 97
         reg [31:0] alu_out_mem;
 98
         reg [31:0] branch_target_mem;
 99
         reg rs_rt_equal_mem;
100
101
         // WB signals
102
         reg wb_wen_wb;
103
         reg [31:0] alu_out_wb;
```

```
104
          reg [31:0] mem_din_wb;
105
          reg [4:0] regw_addr_wb;
106
          reg [31:0] regw_data_wb;
107
108
          // debug
109
          `ifdef DEBUG
110
          wire [31:0] debug_data_reg;
111
          reg [31:0] debug_data_signal;
112
113
          always @(posedge clk) begin
               case (debug_addr[4:0])
114
115
                   0: debug_data_signal <= inst_addr;</pre>
116
                   1: debug_data_signal <= inst_data;
                   2: debug_data_signal <= inst_addr_id;</pre>
117
118
                   3: debug_data_signal <= inst_data_id;</pre>
                   4: debug_data_signal <= inst_addr_exe;
119
120
                   5: debug_data_signal <= inst_data_exe;</pre>
                   6: debug_data_signal <= inst_addr_mem;</pre>
121
                   7: debug_data_signal <= inst_data_mem;</pre>
122
123
                   8: debug_data_signal <= {27'b0, addr_rs};
                   9: debug_data_signal <= data_rs;</pre>
124
                   10: debug_data_signal <= {27'b0, addr_rt};</pre>
125
126
                   11: debug_data_signal <= data_rt;</pre>
127
                   12: debug_data_signal <= data_imm;</pre>
128
                   13: debug_data_signal <= opa_exe;</pre>
129
                   14: debug_data_signal <= opb_exe;</pre>
                   15: debug_data_signal <= alu_out_exe;</pre>
130
131
                   16: debug_data_signal <= 0;</pre>
132
                   17: debug_data_signal <= 0;</pre>
133
                   18: debug_data_signal <= {19'b0, inst_ren, 7'b0, mem_ren, 3'b0,
      mem_wen};
134
                   19: debug_data_signal <= mem_addr;</pre>
                   20: debug_data_signal <= mem_din;</pre>
135
136
                   21: debug_data_signal <= mem_dout;</pre>
137
                   22: debug_data_signal <= {27'b0, regw_addr_wb};</pre>
138
                   23: debug_data_signal <= regw_data_wb;</pre>
139
                   default: debug_data_signal <= 32'hffff_fff;</pre>
140
               endcase
141
          end
142
143
          assign
144
               debug_data = debug_addr[5] ? debug_data_signal : debug_data_reg;
145
          `endif
146
147
          // IF stage
148
          assign
149
               inst_addr_next = inst_addr + 4;
150
          always @(*) begin
151
152
               if_valid = ~if_rst & if_en;
153
               inst_ren = ~if_rst;
154
          end
155
156
          always @(posedge clk) begin
              if (if_rst) begin
157
158
                   inst_addr <= 0;</pre>
159
160
               else if (if_en) begin
```

```
161
                   if (is_branch_mem)
162
                       inst_addr <= branch_target_mem;</pre>
163
                   else
164
                       inst_addr <= inst_addr_next;</pre>
165
              end
166
          end
167
168
          // ID stage
169
          always @(posedge clk) begin
170
              if (id_rst) begin
171
                   id_valid <= 0;</pre>
172
                   inst_addr_id <= 0;</pre>
173
                   inst_data_id <= 0;</pre>
174
                   inst_addr_next_id <= 0;</pre>
175
              end
              else if (id_en) begin
176
177
                   id_valid <= if_valid;</pre>
178
                   inst_addr_id <= inst_addr;</pre>
179
                   inst_data_id <= inst_data;</pre>
180
                   inst_addr_next_id <= inst_addr_next;</pre>
181
              end
182
          end
183
184
          assign
185
              addr_rs = inst_data_id[25:21],
186
              addr_rt = inst_data_id[20:16],
              addr_rd = inst_data_id[15:11],
187
188
              data_imm = imm_ext_ctrl ? {{16{inst_data_id[15]}}},
     inst_data_id[15:0]} : {16'b0, inst_data_id[15:0]};
189
190
          always @(*) begin
191
              regw_addr_id = inst_data_id[15:11];
192
              case (wb_addr_src_ctrl)
193
                   WB_ADDR_RD: regw_addr_id = addr_rd;
194
                   WB_ADDR_RT: regw_addr_id = addr_rt;
195
                   WB_ADDR_LINK: regw_addr_id = GPR_RA;
196
              endcase
197
          end
198
199
          regfile REGFILE (
200
              .clk(clk),
               `ifdef DEBUG
201
202
              .debug_addr(debug_addr[4:0]),
203
              .debug_data(debug_data_reg),
204
               endif
205
              .addr_a(addr_rs),
206
              .data_a(data_rs),
207
              .addr_b(addr_rt),
208
              .data_b(data_rt),
209
              .en_w(wb_wen_wb),
210
              .addr_w(regw_addr_wb),
211
              .data_w(regw_data_wb)
212
              );
213
214
          // EXE stage
          always @(posedge clk) begin
215
216
              if (exe_rst) begin
                   exe_valid <= 0;
217
```

```
218
                    inst_addr_exe <= 0;</pre>
219
                   inst_data_exe <= 0;</pre>
                   inst_addr_next_exe <= 0;</pre>
220
221
                    regw_addr_exe <= 0;</pre>
222
                   pc_src_exe <= 0;</pre>
223
                   exe_a_src_exe <= 0;</pre>
224
                   exe_b_src_exe <= 0;
225
                   data_rs_exe <= 0;</pre>
226
                   data_rt_exe <= 0;</pre>
227
                   data_imm_exe <= 0;</pre>
                   exe_alu_oper_exe <= 0;</pre>
228
229
                   mem_ren_exe <= 0;</pre>
230
                   mem_wen_exe <= 0;</pre>
231
                   wb_data_src_exe <= 0;</pre>
232
                   wb_wen_exe <= 0;
233
               end
234
               else if (exe_en) begin
                   exe_valid <= id_valid;</pre>
235
236
                   inst_addr_exe <= inst_addr_id;</pre>
237
                   inst_data_exe <= inst_data_id;</pre>
238
                   inst_addr_next_exe <= inst_addr_next_id;</pre>
239
                    regw_addr_exe <= regw_addr_id;</pre>
240
                   pc_src_exe <= pc_src_ctrl;</pre>
241
                   exe_a_src_exe <= exe_a_src_ctrl;</pre>
242
                   exe_b_src_exe <= exe_b_src_ctrl;</pre>
243
                   data_rs_exe <= data_rs;</pre>
244
                   data_rt_exe <= data_rt;</pre>
245
                   data_imm_exe <= data_imm;</pre>
246
                   exe_alu_oper_exe <= exe_alu_oper_ctrl;</pre>
247
                   mem_ren_exe <= mem_ren_ctrl;</pre>
248
                   mem_wen_exe <= mem_wen_ctrl;</pre>
249
                   wb_data_src_exe <= wb_data_src_ctrl;</pre>
250
                   wb_wen_exe <= wb_wen_ctrl;</pre>
251
               end
252
          end
253
254
          always @(*) begin
255
               is_branch_exe <= (pc_src_exe != PC_NEXT);</pre>
256
          end
257
258
          assign
259
               rs_rt_equal_exe = (data_rs_exe == data_rt_exe);
260
261
          always @(*) begin
262
               opa_exe = data_rs_exe;
263
               opb_exe = data_rt_exe;
264
               case (exe_a_src_exe)
265
                   EXE_A_RS: opa_exe = data_rs_exe;
266
                   EXE_A_LINK: opa_exe = inst_addr_next_exe;
267
                   EXE_A_BRANCH: opa_exe = inst_addr_next_exe;
268
               endcase
               case (exe_b_src_exe)
269
270
                   EXE_B_RT: opb_exe = data_rt_exe;
271
                   EXE_B_IMM: opb_exe = data_imm_exe;
272
                   EXE_B_LINK: opb_exe = 32'h0; // linked address is the next one
      of current instruction
273
                   EXE_B_BRANCH: opb_exe = {
274
                        data_imm_exe[29:0], 2'b0
```

```
275
276
               endcase
277
           end
278
279
           alu ALU (
280
               .a(opa_exe),
281
                .b(opb_exe),
282
                .oper(exe_alu_oper_exe),
283
                .result(alu_out_exe)
284
               );
285
286
           // MEM stage
287
           always @(posedge clk) begin
288
               if (mem_rst) begin
289
                    mem_valid <= 0;</pre>
290
                    pc_src_mem <= 0;</pre>
291
                    inst_addr_mem <= 0;</pre>
292
                    inst_data_mem <= 0;</pre>
293
                    inst_addr_next_mem <= 0;</pre>
294
                    regw_addr_mem <= 0;</pre>
295
                    data_rs_mem <= 0;</pre>
296
                    data_rt_mem <= 0;</pre>
297
                    alu_out_mem <= 0;</pre>
298
                    mem_ren_mem <= 0;</pre>
299
                    mem_wen_mem <= 0;</pre>
300
                    wb_data_src_mem <= 0;</pre>
301
                    wb_wen_mem <= 0;
302
                    rs_rt_equal_mem <= 0;
303
               end
304
               else if (mem_en) begin
305
                    mem_valid <= exe_valid;</pre>
306
                    pc_src_mem <= pc_src_exe;</pre>
307
                    inst_addr_mem <= inst_addr_exe;</pre>
308
                    inst_data_mem <= inst_data_exe;</pre>
309
                    inst_addr_next_mem <= inst_addr_next_exe;</pre>
310
                    regw_addr_mem <= regw_addr_exe;</pre>
311
                    data_rs_mem <= data_rs_exe;</pre>
312
                    data_rt_mem <= data_rt_exe;</pre>
313
                    alu_out_mem <= alu_out_exe;</pre>
314
                    mem_ren_mem <= mem_ren_exe;</pre>
315
                    mem_wen_mem <= mem_wen_exe;</pre>
316
                    wb_data_src_mem <= wb_data_src_exe;</pre>
317
                    wb_wen_mem <= wb_wen_exe;</pre>
318
                    rs_rt_equal_mem <= rs_rt_equal_exe;</pre>
319
               end
320
           end
321
322
           always @(*) begin
323
               is_branch_mem <= (pc_src_mem != PC_NEXT);</pre>
324
           end
325
326
           always @(*) begin
327
               case (pc_src_mem)
328
                    PC_JUMP: branch_target_mem <= {
                         inst_addr_mem[31:28],
329
330
                         inst_data_mem[25:0],
331
                         2'b0
332
                         };
```

```
333
                   PC_JR: branch_target_mem <= data_rs_mem;</pre>
334
                   PC_BEQ: branch_target_mem <= rs_rt_equal_mem ?</pre>
335
                            alu_out_mem :
336
                            inst_addr_next_mem ;
337
                   PC_BNE: branch_target_mem <= rs_rt_equal_mem ?</pre>
338
                            inst_addr_next_mem :
339
                            alu_out_mem ;
340
                   default: branch_target_mem <= inst_addr_next_mem; // will</pre>
     never used
341
              endcase
342
          end
343
344
          assign
345
              mem_ren = mem_ren_mem,
346
              mem_wen = mem_wen_mem,
347
              mem_addr = alu_out_mem,
348
              mem_dout = data_rt_mem;
349
350
          // WB stage
351
          always @(posedge clk) begin
              if (wb_rst) begin
352
353
                   wb_valid <= 0;
354
                   wb_wen_wb <= 0;
355
                   wb_data_src_wb <= 0;</pre>
356
                   regw_addr_wb <= 0;</pre>
                   alu_out_wb <= 0;</pre>
357
358
                   mem_din_wb <= 0;</pre>
359
              end
              else if (wb_en) begin
360
361
                   wb_valid <= mem_valid;</pre>
362
                   wb_wen_wb <= wb_wen_mem;</pre>
363
                   wb_data_src_wb <= wb_data_src_mem;</pre>
364
                   regw_addr_wb <= regw_addr_mem;</pre>
365
                   alu_out_wb <= alu_out_mem;</pre>
366
                   mem_din_wb <= mem_din;</pre>
367
              end
368
          end
369
370
          always @(*) begin
371
              regw_data_wb = alu_out_wb;
372
              case (wb_data_src_wb)
373
                   WB_DATA_ALU: regw_data_wb = alu_out_wb;
374
                   WB_DATA_MEM: regw_data_wb = mem_din_wb;
375
              endcase
376
          end
377
378
     endmodule
```