# **Computer Architecture**

# Lab 1 Report

| Name:        | Asudy<br>Wang 王浚<br>哲 | ID:        | 3180103011 | Major:                                                          | Computer<br>Science &<br>Technology |
|--------------|-----------------------|------------|------------|-----------------------------------------------------------------|-------------------------------------|
| Course:      | Computer Architecture |            | Place:     | Room 301, Cao Guangbiao<br>Building West Wing, Yuquan<br>Campus |                                     |
| Due<br>Date: | 2020-10-19            | Groupmate: | Qingyi He  | Instructor:                                                     | Kai Bu                              |

# **Table of Contents**

#### **Table of Contents**

#### Lab 1. Multicycle CPU Design

- §1 Purposes & Requirements
  - 1.1 Experiment Purpose
  - 1.2 Experiment Tasks
- §2 Contents & Principles
  - 2.1 Controller
  - 2.2 Datapath
  - 2.3 Basic Units of an MCPU
- §3 Main Instruments & Materials
  - 3.1 Experiment Instruments
  - 3.2 Experiment Materials
- §4 Experiment Procedure & Operations
  - 4.1 Modify the Project Properties
  - 4.2 Add Clock Signal Converter: clk\_200Mto100M
  - 4.3 Modify Top Module Interface & UCF
  - 4.4 Verify the MCPU Design
- §5 Results & Analysis
  - 5.1 Top Module Overview
  - 5.2 Function Verification
- §6 Discussion & Experience

# Lab 1. Multicycle CPU Design

# §1 Purposes & Requirements

## 1.1 Experiment Purpose

- 1. Understand the principles of Multi-cycle CPU Controller and master methods of **Multi-cycle CPU Controller design**.
- 2. Understand the principles of Datapath and master methods of **Datapath design**.
- 3. Understand the principles of Multi-cycle CPU and master methods of **Multi-cycle CPU design**.
- 4. Master methods of **program verification of CPU**.

### 1.2 Experiment Tasks

- 1. Design the **CPU Controller** and **Datapath**, then **bring together** the basic units into Multicycle CPU.
- 2. **Verify the Multi-cycle CPU with program** and observe the execution of program.
- 3. The multi-cycle CPU designed in Computer Organization can be reused in this lab.

# §2 Contents & Principles

#### 2.1 Controller

In an MCPU, the controller is a *finite state machine* whose state changes every cycle. In different states, each control signal has different values to make the datapath perform different functions.

The following state diagram shows the states of our MCPU.



## 2.2 Datapath

Since an MCPU execute instructions in multiple cycles, usage of results from the previous cycle is often required. Therefore, compare to an SCPU datapath, some *registers* are added to preserve results from previous cycles.

The following figure shows the schematic of an MCPU datapath.



#### 2.3 Basic Units of an MCPU

There are several basic units required to ensure a correct execution of an MCPU.

- 1. CPU Controller;
- 2. ALU & ALU Controller;
- 3. Register File;
- 4. Data Memory (Storing both instructions & data);
  - Dual Port Block Memory
  - o Port A: Read Only with width 32 and depth 1024;
  - o Port B: Read & Write, Read After Write
  - Rising Edge Triggered
- 5. Registers, Signed/Unsigned-extension Unit, (Shifter), MUXs.

# §3 Main Instruments & Materials

## 3.1 Experiment Instruments

- 1. A Computer with ISE 14.7 Installed
- 2. SWORD Board

# 3.2 Experiment Materials

None.

# §4 Experiment Procedure & Operations

For this lab, I used the MCPU design implemented in the course *Computer Organization*, which was designed for running on SWORD boards in the computer lab of Zijingang Campus, Zhejiang University. However it was required that the MCPU implemented in *this* Computer Architecture Lab should be perfectly operating on SWORD boards in Yuquan Campus, which are slightly different from those used in *Computer Organization* labs.

Therefore, several steps are supposed to be carried out to modify the old MCPU design in order to make our MCPU function again on the new boards (this is also the **main task of this experiment**).

## 4.1 Modify the Project Properties

- 1. Open the old MCPU ISE project from *Computer Organization* lab course.
- 2. Double-click or right-click on the *Chip Model* in *Design* panel to open *Design Properties* window.



3. In the *Design Properties* window, change "*Device*" and "*Speed*" properties to fit the target device model. For *my* case, "XC7K325T" and "-2L" respectively.



4. Click on the "OK" button to save the change.

#### 4.2 Add Clock Signal Converter: clk 200Mto100M

The new SWORD board uses different on-board clock signals from that of the old boards. To be specific, the new clock signals are "double ended" clock at 200MHz, while the old signal is a "single ended" clock at 100MHz. Therefore, in order to make our MCPU function on the new board, a *clock signal converter* needs to be added at the very beginning of the old clk wire.

- 1. Add a new *Verilog Module* source to the project, named as *clk\_200Mto100M.v.*
- 2. Implement the module with Verilog codes as the following. Function/Purpose of each statement is commented in the code block.

```
module clk_200Mto100M(
 1
        input clk200P, clk200N,
                                    // Double ended clock signals from the
2
    new board
        input RST,
                                    // Reset signal
 3
4
        output reg [31:0] clkdiv, // Clock division output
 5
        output clk100MHz
                                    // 100MHz clock output
 6
 7
8
        IBUFDS sclk(.I(clk200P), .IB(clk200N),
                    // clk: differential clock to single ended clock
9
10
                    .0(c1k200m));
11
12
        // Clock divider
        assign clk100MHz = clkdiv[0]; // clkdiv[0] CHANGES it state
13
    @200MHz, i.e. the change PERIOD is at 100MHz.
14
        always @ (posedge clk200m or posedge RST) begin
            if ( RST ) clkdiv <= 0;</pre>
15
            else clkdiv <= clkdiv + 1'b1; // Overflow -> clkdiv returns to
16
    32'b0
17
        end
18
19
    endmodule
```

- 3. (If schematic is used to implement the top module) Run *Create Schematic Symbol* on the clock signal converter module to generate a symbol.
- 4. Invoke this module in the *top module* and change the name of input clock signals.
  - If you're using schematic approach:



• If you're using Verilog coding approach:

```
1 clk_200Mto100M clk_cnvt(CLK_200M_P, CLK_200M_N, 1'b0, clk_100mhz);
```

### 4.3 Modify Top Module Interface & UCF

Because of the different models between the old and new SWORD boards, a few modifications need to be applied to the *UCF* (User Constraint File).

1. Modify the **clock signal** input pins:

```
1 NET "CLK_200M_P" LOC = AC18 | IOSTANDARD = LVDS ;
2 NET "CLK_200M_N" LOC = AD18 | IOSTANDARD = LVDS ;
3 NET "CLK_200M_P" TNM_NET = TM_CLK ;
4 TIMESPEC TS_CLKIN = PERIOD "TM_CLK" 5 ns HIGH 50%;
```

2. The full UCF used for this lab is shown as follows:

```
## Main clock
 1
 2
        NET "CLK_200M_P"
                                LOC = AC18
                                                 | IOSTANDARD = LVDS ;
 3
        NET "CLK_200M_N"
                                LOC = AD18
                                                 | IOSTANDARD = LVDS ;
    # Timing constraints
 4
 5
        NET "CLK_200M_P"
                                TNM\_NET = TM\_CLK;
 6
        TIMESPEC TS_CLKIN
                                = PERIOD "TM_CLK"
                                                          5 ns HIGH 50%;
 7
 8
        ## FPGA RST
        NET "RSTN"
 9
                                LOC = W13
                                                 | IOSTANDARD = LVCMOS18 ;
10
11
       ## 7SEG
        NET "seg_clk"
                                LOC = M24
12
                                                 | IOSTANDARD = LVCMOS33 ;
13
        NET "seq_sout"
                                LOC = L24
                                                 | IOSTANDARD = LVCMOS33 ;
        NET "SEG_PEN"
                                LOC = R18
14
                                                 | IOSTANDARD = LVCMOS33 ;
15
16
       ## Key Array
                                LOC = V17
17
        NET "BTN_x[0]"
                                                 | IOSTANDARD = LVCMOS18 ;
        NET "BTN_x[1]"
                                LOC = W18
                                                 | IOSTANDARD = LVCMOS18 ;
18
        NET "BTN_x[2]"
                                LOC = W19
19
                                                 | IOSTANDARD = LVCMOS18 ;
20
        NET "BTN_x[3]"
                                LOC = W15
                                                 | IOSTANDARD = LVCMOS18 ;
        NET "BTN_x[4]"
21
                                LOC = W16
                                                 | IOSTANDARD = LVCMOS18 ;
22
        NET "BTN_y[0]"
                                LOC = V18
                                                 | IOSTANDARD = LVCMOS18 ;
23
        NET "BTN_y[1]"
                                LOC = V19
                                                 | IOSTANDARD = LVCMOS18 ;
24
        NET "BTN_y[2]"
                                LOC = V14
                                                 | IOSTANDARD = LVCMOS18 ;
25
        NET "BTN_y[3]"
                                LOC = W14
                                                 | IOSTANDARD = LVCMOS18 ;
26
        ## Arduino-Sword-002-Basic IO
27
28
        NET "LED[0]"
                                LOC = W23
                                                 | IOSTANDARD = LVCMOS33 ;
        NET "LED[1]"
                                LOC = AB26
29
                                                 | IOSTANDARD = LVCMOS33 ;
30
        NET "LED[2]"
                                LOC = Y25
                                                 | IOSTANDARD = LVCMOS33 ;
31
        NET "LED[3]"
                                LOC = AA23
                                                 | IOSTANDARD = LVCMOS33 ;
32
        NET "LED[4]"
                                LOC = Y23
                                                 | IOSTANDARD = LVCMOS33 ;
33
        NET "LED[5]"
                                LOC = Y22
                                                 | IOSTANDARD = LVCMOS33 ;
                                LOC = AE21
34
        NET "LED[6]"
                                                 | IOSTANDARD = LVCMOS33 ;
35
        NET "LED[7]"
                                LOC = AF24
                                                 | IOSTANDARD = LVCMOS33 ;
        NET "SEGMENT[7]"
                                LOC = AA22
36
                                                 | IOSTANDARD = LVCMOS33 ;
37
        NET "SEGMENT[6]"
                                LOC = AC23
                                                 | IOSTANDARD = LVCMOS33 ;
        NET "SEGMENT[5]"
                                LOC = AC24
38
                                                 | IOSTANDARD = LVCMOS33 ;
39
        NET "SEGMENT[4]"
                                LOC = W20
                                                 | IOSTANDARD = LVCMOS33 ;
40
        NET "SEGMENT[3]"
                                LOC = Y21
                                                 | IOSTANDARD = LVCMOS33 ;
        NET "SEGMENT[2]"
41
                                LOC = AD23
                                                 | IOSTANDARD = LVCMOS33 ;
        NET "SEGMENT[1]"
                                LOC = AD24
42
                                                 | IOSTANDARD = LVCMOS33 ;
```

```
43
        NET "SEGMENT[0]"
                                LOC = AB22 | IOSTANDARD = LVCMOS33 ;
44
        NET "AN[3]"
                                LOC = AC22
                                                 | IOSTANDARD = LVCMOS33 ;
45
        NET "AN[2]"
                                LOC = AB21
                                                | IOSTANDARD = LVCMOS33 ;
46
        NET "AN[1]"
                                LOC = AC21
                                                | IOSTANDARD = LVCMOS33 ;
47
        NET "AN[0]"
                                LOC = AD21
                                                | IOSTANDARD = LVCMOS33 ;
48
49
        ## 16 Leds
        NET "led_clk"
                                LOC = N26
50
                                                 | IOSTANDARD = LVCMOS33 ;
        NET "LED_PEN"
                                LOC = N24
                                                | IOSTANDARD = LVCMOS33 ;
51
        NET "led_sout"
                                LOC = M26
52
                                                | IOSTANDARD = LVCMOS33 ;
53
54
        ## 16 SWs
55
        NET "SW[15]"
                                LOC = AF10
                                                | IOSTANDARD = LVCMOS15 ;
56
        NET "SW[14]"
                                LOC = AF13
                                                | IOSTANDARD = LVCMOS15 ;
                                LOC = AE13
        NET "SW[13]"
                                                | IOSTANDARD = LVCMOS15 ;
57
58
        NET "SW[12]"
                                LOC = AF8
                                                | IOSTANDARD = LVCMOS15 ;
59
        NET "SW[11]"
                                LOC = AE8
                                                | IOSTANDARD = LVCMOS15 ;
        NET "SW[10]"
                                LOC = AF12
                                                | IOSTANDARD = LVCMOS15 ;
60
61
        NET "SW[9]"
                                LOC = AE12
                                                | IOSTANDARD = LVCMOS15 ;
                                LOC = AE10
                                                | IOSTANDARD = LVCMOS15 ;
62
        NET "SW[8]"
        NET "SW[7]"
                                LOC = AD10
                                                | IOSTANDARD = LVCMOS15 ;
63
64
        NET "SW[6]"
                                LOC = AD11
                                                | IOSTANDARD = LVCMOS15 ;
                                LOC = Y12
65
        NET "SW[5]"
                                                | IOSTANDARD = LVCMOS15 ;
66
        NET "SW[4]"
                                LOC = Y13
                                                | IOSTANDARD = LVCMOS15 ;
                                LOC = AA12
67
        NET "SW[3]"
                                                | IOSTANDARD = LVCMOS15 ;
        NET "SW[2]"
                                LOC = AA13
68
                                                | IOSTANDARD = LVCMOS15 ;
        NET "SW[1]"
69
                                LOC = AB10
                                                | IOSTANDARD = LVCMOS15 ;
        NET "SW[0]"
                                LOC = AA10
70
                                                | IOSTANDARD = LVCMOS15 ;
71
72
        ## TriLEDs
73
        NET "CR"
                                LOC = V22
                                                | IOSTANDARD = LVCMOS33 ; #
    В
74
        NET "readn"
                                LOC = U22
                                                | IOSTANDARD = LVCMOS33 ; #
    G
        NET "RDY"
75
                                LOC = U21
                                                | IOSTANDARD = LVCMOS33 ; #
    R
```

3. [Appendix] Correspondence of LED & GPIO pins between the old and new UCFs:

| Old UCF | New UCF   | New LOC |
|---------|-----------|---------|
| LEDCLK  | led_clk   | N26     |
| LEDEN   | led_pen   | N24     |
| LEDDT   | led_do    | M26     |
| LEDCLR  | *Removed* | -       |
| SEGCLK  | seg_clk   | M24     |
| SEGEN   | seg_pen   | R18     |
| SEGDT   | seg_do    | L24     |
| SEGCLR  | *Removed* | -       |

### 4.4 Verify the MCPU Design

1. Write a verification program using MIPS assembly. In this lab, I wrote a simple program to help verify the function of our MCPU.

```
D: > Asudy > WorkSpace > GitHub >

1    lw $at 20($zero)

2    lw $a2 21($zero)

3    add $v1 $zero $zero

4    add $a0 $zero $zero

5    add $v1 $zero $zero

6    add $v0 $v0 $at

7    sub $v1 $v1 $at

8    and $a0 $a0 $at

9    nor $a1 $a1 $at

10    j 2
```

- 2. Convert the assembly language to hexadecimal instruction words using an *assembler* (also implemented in *Computer Organization*).
- 3. Construct a .coe file according to the hexadecimal instruction words.
- 4. Reinitialize the RAM in the top module with the new coe file.
  - 1. Double-click or right-click on the RAM to open it.



2. Click "Next" until you get to Page 4, then click "Browse" to select the new coe file (and click "Show" to check its content after loading). If you think all things are set, click "Generate" at the bottom right corner to confirm your change.

**Note:** Due to the feature of ISE, the *new coe file* needs to be at the **same path** as the *old coe file*, or the memory regeneration will NOT successfully change its content.



5. *Generate Programming File* of the top module and upload the *.bit file* to the new SWOAR board to see whether the MCPU design works.

# §5 Results & Analysis

### **5.1 Top Module Overview**

After modification, the top module schematic of the MCPU design is shown in the screenshot below.



#### 5.2 Function Verification

1. The assembly program shown above is assembled into machine code. The **conversion** from the MIPS assembly to the *coe file* is shown below:

```
    ≡ comparch_2.hex ×

    ≡ comparch_2.coe ×

D: > Asudy > WorkSpace > GitHub > CA_Exr D: > Asudy > WorkSpace > GitHub D: > Asudy > WorkSpace > GitHub > CA_Expr > disassembler
      lw $at 20($zero)
                                     1 8C010014
2 8C060015
                                                                       memory_initialization_radix=16;
                                                           1
                                                                      memory_initialization_vector=
      lw $a2 21($zero)
                                      3 00001820
      add $v1 $zero $zero
                                                                      80010014, 80060015, 00001820, 00002020,
      add $a0 $zero $zero
                                         00002020
                                                                       00002820, 00411020, 00611822, 00812024,
                                                                    5 00A12827, 080000002;
                                     5 00002820
      add $a1 $zero $zero
       add $v0 $v0 $at
                                         00411020
      sub $v1 $v1 $at
                                          00611822
      and $a0 $a0 $at
                                          00812024
      nor $a1 $a1 $at
                                          00A12827
                                     10 08000002
      j 2
```

- 2. After loading the new coe file to the RAM, the RAM was **successfully regenerated**. And the *Programming File* of the top module was **successfully generated and uploaded** to the new SWORD board.
- 3. The program was executed as desired on the SWORD board. The following links are 2 video clips showcasing current PC Value & Instruction Word changing on our MCPU.
  - 1. PC Value Demo Video <a href="https://ckcyouth.zju.edu.cn:8080/s/xNF34Lp7iQQiXJc">https://ckcyouth.zju.edu.cn:8080/s/xNF34Lp7iQQiXJc</a>
  - Instruction Word Demo Video
     https://ckcyouth.zju.edu.cn:8080/s/mkHrJ6wAmD9pcbc

We can see from the videos that, the MCPU is running the same machine codes as the coe file specified, and the PC value increases by 4 every clock cycle until a *jump instruction* brings it back to line 3: add \$v1 \$zero \$zero. We can conclude that our MCPU was working as expected.

# **§6 Discussion & Experience**

This lab was a "warmup" lab, whose main task was to adapt our old MCPU design implemented in *Computer Organization* to the new SWORD boards, giving me a chance to carefully review my implementation of the MCPU.

In the process, I re-read all codes of the design, reviewing the internal logic relations between different modules, and accidentally found that the implementation of the *shift instructions* srl and sll were incorrect. My ALU was not able to shift the input according to the *shamt* field of the instruction. What's more, I found the codes about *Jump Address Construction* of the *J-Type* instruction was wrong.

Besides, the completion of this lab was based on the familiarization of the new experiment environment. I got familiar with the new *user constraints* and some new features (like clock difference) about the new boards throughout these days. I'd say I've learnt a lot.