

# Stellaris® LM3S9B95 RevC3/C5 Errata

This document contains known errata at the time of publication for the Stellaris LM3S9B95 microcontroller. The table below summarizes the errata and lists the affected revisions. See the data sheet for more details.

See also the ARM® Cortex™-M3 errata, ARM publication number PR326-PRDC-009450 v2.0.

**Table 1. Revision History** 

| Date           | Revision | Description                                                                                                                                                                                              |  |  |  |
|----------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| January 2011   | 1.5      | ■ Added issue "The PIOSC cannot be calibrated by the user" on page 3.                                                                                                                                    |  |  |  |
|                |          | ■ Added issue "Brown-out interrupt is never triggered" on page 3.                                                                                                                                        |  |  |  |
|                |          | ■ Added diagram to issue "Flash corruption or device failure may occur at power on" on page 5 for industrial temperature circuits.                                                                       |  |  |  |
|                |          | ■ Combined "ROM_USBHostMode function is incorrect" and "ROM_CANBitRateSet function is incorrect" into a single item, renamed it to "Some ROM functions are incorrect," and added an additional function. |  |  |  |
|                |          | ■ Added issue "Special configuration considerations for PB0 and PB1 when used as GPIO" on page 9.                                                                                                        |  |  |  |
| December 2010  | 1.4      | ■ Updated diagram for issue "Flash corruption or device failure may occur at power on" on page 5 and clarified the power-on constraints.                                                                 |  |  |  |
| November 2010  | 1.3      | ■ Updated diagram for issue "Flash corruption or device failure may occur at power on" on page 5 and added clarification.                                                                                |  |  |  |
| November 2010  | 1.2      | ■ Updated diagram for issue "Flash corruption or device failure may occur at power on" on page 5.                                                                                                        |  |  |  |
| October 2010   | 1.1      | Added issue "ROM_USBHostMode function is incorrect".                                                                                                                                                     |  |  |  |
|                |          | ■ Added issue "ROM_CANBitRateSet function is incorrect".                                                                                                                                                 |  |  |  |
|                |          | ■ Added additional information about the effect of "Deep-Sleep mode must not be used" on page 4 issue on USB operation.                                                                                  |  |  |  |
|                |          | ■ Added issue "Flash corruption or device failure may occur at power on" on page 5.                                                                                                                      |  |  |  |
|                |          | ■ Added issue ???.                                                                                                                                                                                       |  |  |  |
|                |          | ■ Added issue "USB compliance test issue: USB embedded host low-speed, far-end signal compliance tests fail" on page 16.                                                                                 |  |  |  |
| September 2010 | 1.0      | Started tracking revision history.                                                                                                                                                                       |  |  |  |

## Table 2. List of Errata

| Erratum<br>Number | Erratum Title                              | Module Affected | Revision(s)<br>Affected |
|-------------------|--------------------------------------------|-----------------|-------------------------|
| 1.1               | The PIOSC cannot be calibrated by the user | System Control  | C1, C3                  |
| 1.2               | Brown-out interrupt is never triggered     | System Control  | C3                      |
| 2.1               | Some ROM functions are incorrect           | ROM             | C1, C3                  |

| Erratum<br>Number | Erratum Title                                                                                     | Module Affected                    | Revision(s)<br>Affected |  |  |
|-------------------|---------------------------------------------------------------------------------------------------|------------------------------------|-------------------------|--|--|
| 3.1               | Deep-Sleep mode must not be used                                                                  | node must not be used Flash Memory |                         |  |  |
| 3.2               | Mass erase must not be used if Flash protection bits are used                                     | Flash Memory                       | C1, C3, C5              |  |  |
| 3.3               | Page erase or program must not be performed on a protected Flash page                             | Flash Memory                       | C1, C3, C5              |  |  |
| 3.4               | Flash corruption or device failure may occur at power on                                          | Flash Memory                       | C1, C3                  |  |  |
| 4.1               | The µDMA controller fails to generate capture mode DMA requests from Timer A in the Timer modules | μDMA                               | C1, C3, C5              |  |  |
| 5.1               | Special configuration considerations for PB0 and PB1 when used as GPIO                            | GPIO                               |                         |  |  |
| 6.1               | The General-Purpose Timer match register does not function correctly in 32-bit mode               |                                    |                         |  |  |
| 6.2               | A spurious DMA request is generated when the timer rolls over in Input-Edge Time mode             | General-Purpose Timers             | C1, C3, C5              |  |  |
| 6.3               | A spurious DMA request is generated when the timer rolls over the 16-bit boundary                 | General-Purpose Timers             | C1, C3, C5              |  |  |
| 6.4               | The value of the prescaler register is not readable in Edge-Count mode                            | General-Purpose Timers             | C1, C3, C5              |  |  |
| 6.5               | ADC trigger and Wait-on-Trigger may assert when the timer is disabled                             | General-Purpose Timers             | C1, C3, C5              |  |  |
| 6.6               | Wait-on-Trigger does not assert unless the TnOTE bit is set                                       | General-Purpose Timers             | C1, C3, C5              |  |  |
| 6.7               | Do not enable match and timeout interrupts in 16-bit PWM mode                                     | General-Purpose Timers             | C1, C3, C5              |  |  |
| 6.8               | Do not use μDMA with 16-bit PWM mode                                                              | General-Purpose Timers             | C1, C3, C5              |  |  |
| 6.9               | Writing the GPTMTnV register does not change the timer value when counting up                     | General-Purpose Timers             | C1, C3, C5              |  |  |
| 6.10              | The prescaler does not work correctly when counting up in periodic or one-shot mode               | General-Purpose Timers             | C1, C3. C5              |  |  |
| 6.11              | Snapshot must be enabled in both Timer A and B when in 32-bit snapshot mode                       | General-Purpose Timers             | C1, C3, C5              |  |  |
| 7.1               | Writes to Watchdog Timer 1 module WDTLOAD register sometimes fail                                 | Watchdog Timers                    | C1, C3, C5              |  |  |
| 8.1               | ADC hardware averaging produces erroneous results in differential mode                            | ADC                                | C1, C3, C5              |  |  |
| 9.1               | The RTRIS bit in the UARTRIS register is only set when the interrupt is enabled                   | UART                               | C1, C3, C5              |  |  |
| 10.1              | Encoding error in the Ethernet MAC LED Encoding (MACLED) register                                 | Ethernet Controller                | C1, C3, C5              |  |  |
| 11.1              | USB compliance test issue: USB full-speed, far-end signal compliance tests fail with 5 m cable    | USB                                | C1, C3                  |  |  |
| 11.2              | USB compliance test issue: USB embedded host low-speed, far-end signal compliance tests fail      | USB                                | C1, C3                  |  |  |

# 1 System Control

# 1.1 The PIOSC cannot be calibrated by the user

## **Description:**

The PIOSC is trimmed by the factory, but cannot be user calibrated using the UPDATE bit in the **Precision Internal Oscillator Calibration (PIOSCCAL)** register.

#### Workaround:

None.

#### Silicon Revision Affected:

C1, C3

#### Fixed:

Fixed on parts with date codes of 0x13 (March, 2011) or later.

# 1.2 Brown-out interrupt is never triggered

## **Description:**

The brown out circuitry always resets the microcontroller when  $V_{DD}$  drops to the brown-out threshold voltage ( $V_{BTH}$ ), regardless of the state of the BORIOR bit in the **PBORCTL** register.

## Workaround:

None.

#### Silicon Revision Affected:

C3

#### Fixed:

Fixed on parts with a date code of 0x0C (December, 2010) or later.

# 2 ROM

## 2.1 Some ROM functions are incorrect

### **Description:**

The following ROM functions do not work and should not be used.

- ROM\_USBHostMode
- ROM CANBitRateSet
- ROM\_uDMAChannelTransferSet()

#### Workaround:

Use the StellarisWare functions in Flash memory.

#### Silicon Revision Affected:

C1, C3

### Fixed:

Fixed in Rev C5.

# 3 Flash Memory

# 3.1 Deep-Sleep mode must not be used

## **Description:**

Deep-sleep mode must not be used.

Due to this erratum, the use of this device in USB bus-powered applications is prohibited because sleep mode current consumption exceeds the USB specification.

#### Workaround:

Use Sleep or Hibernation mode.

#### Silicon Revision Affected:

C1, C3, C5

#### Fixed:

Not yet fixed.

# 3.2 Mass erase must not be used if Flash protection bits are used

## **Description:**

The mass erase function using the MERASE bit in the Flash Memory Control (FMC) register must not be used in systems that clear any of the Flash Memory Protection Program Enable n (FMPPEn) bits. For Rev C1 devices, this means that mass erase must not be used because bits in the FMPPE0 registers are cleared to protect the reset patch that is stored in the first block of Flash memory. For Rev C3 and C5 devices, mass erase can be used as long as none of the FMPPEn bits are cleared.

### Workaround:

Erase Flash memory with the page erase function using the ERASE bit in the **FMC** register instead of the mass erase function.

### Silicon Revision Affected:

C1, C3, C5

### Fixed:

Not yet fixed.

# 3.3 Page erase or program must not be performed on a protected Flash page

## **Description:**

The erase function using the ERASE bit in the **Flash Memory Control (FMC)** register and the program function using the WRITE bit in the **FMC** register or the WRBUF bit in the **FMC2** register must not be used in systems that clear the bit in **FMPPEn** that corresponds to that page of Flash. For C1 devices, this means that erase and program of locations 0x0 through 0xFFF must not be used because bits in the **FMPPE0** registers are cleared to protect the reset patch that is stored in the first block of Flash memory. For Rev C3 and C5 devices, erase and program can be used as long as neither of the corresponding **FMPPEn** bits are cleared.

#### Workaround:

Only erase and program memory that is not protected by the corresponding **FMPPEn** bits.

#### Silicon Revision Affected:

C1, C3, C5

#### Fixed:

Not yet fixed.

# 3.4 Flash corruption or device failure may occur at power on

### **Description:**

There is a small risk of flash corruption or device failure on power up. The issue can occur with certain  $V_{DD}$  and  $V_{DDC}$  power sequences. The failure is not in the flash memory itself but in the control logic to the flash.

### Workaround:

To eliminate the risk of flash corruption, two power-on requirements must be met:

- The ramp of both V<sub>DD</sub> and V<sub>DDC</sub> must begin below 0.2 V.
- V<sub>DDC</sub> must reach at least 1.0 V before V<sub>DD</sub> rises above 1.5 V.

Figure 1 on page 6 details these requirements. Three workaround circuits have been identified that meet these requirements and are described below.

Normally  $V_{DDC}$  is supplied by the device's internal voltage regulator from the LDO output pin, however in some circuits the internal regulator may not meet this  $V_{DDC}$  timing requirement. A circuit combining an external 1.2 V regulator, a voltage supervisor and a power switch can be used to ensure that this timing requirement are met. The 1.2 V regulator has an integrated Power-OK (POK) circuit that is used to enable  $V_{DD}$  when  $V_{DDC}$  reaches 1.08 V. During power-down or transient conditions, the POK circuit disables the load switch if  $V_{DDC}$  drops below 1.02 V or  $V_{DD}$  drops below 1.5 V. The load switch has an internal clamp to accelerate  $V_{DD}$  decay.



Figure 1. V<sub>DDC</sub> and V<sub>DD</sub> Rise Time Relationships

When implementing this workaround, it is important to consider all possible power conditions for the system, including:

- Brown-out (momentary sags in the power source)
- Switch and contact bounce
- Other EMI susceptibility tests
- Various battery and power source disturbances

Three recommended circuits that eliminate the occurrence of this issue are shown below. Although the LDO regulator output is unused in the workaround circuit, a capacitor (1-3  $\mu$ F) must remain connected for regulator stability. In addition, the LDO pin of the Stellaris device must be disconnected from the external 1.2 V LDO to prevent electronic over stress of the pin. All of these circuits include two jumpers which provide the option to bypass the workaround circuit for future silicon revisions.

Figure 2 shows a small chip-scale load switch to control  $V_{DD}$ . This circuit is suitable for  $V_{DD}$  current up to 2 A peak.

Texas Instruments January 12, 2011/Rev. 1.5



Figure 2. Recommended Voltage Supply Circuit 1

Figure 3 on page 7 shows a larger SOT-packaged load switch with  $V_{DD}$  current capabilities up to 400 mA peak (both channels in parallel).

Figure 3. Recommended Voltage Supply Circuit 2



Figure 4 on page 8 is recommended for designs that require an industrial-temperature operating range. The TPS3808G12 is a dedicated 1.2 V voltage supervisor that ensures  $V_{DD}$  is only applied once  $V_{DDC}$  is valid. An important consideration is the power dissipation in the 1.2 V LDO voltage regulator. The regulator should remain within its thermal limits while accommodating a worst-case  $V_{DDC}$  current of 125 mA. The TPS79912DRV regulator has a  $\theta$ ja of 74.2 °C/W. With a 2.4 V (maximum) voltage drop, the power dissipation is 300 mW. The junction temperature will be approximately 108°C (23°C + 85°C) at 85°C ambient temperature which is well within the rating of the part. For more information about thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Omit Jumper Load Switch TPS22960DCN STELLARIS\_VDD FROM\_+3.3V\_SUPPLY VIN1 VOUT1 STELLARIS\_VDDA ON1 VIN2 VOUT2 ON<sub>2</sub> GND SR STELLARIS LDO -\\\ 100K 1-3UF Supervisor TPS3808G12 Omit Jumper ø VDD SENSE MR GND 1N4148W Q 1.2V Voltage Regulator TPS79912DRV STELLARIS\_VDDC ΕN N/C 2.2UF 1UF

Figure 4. Recommended Voltage Supply Circuit 3

Silicon Revision Affected:

C1, C3

Fixed:

Fixed on C5.

8 Texas Instruments January 12, 2011/Rev. 1.5

# 4 µDMA

# 4.1 The µDMA controller fails to generate capture mode DMA requests from Timer A in the Timer modules

## **Description:**

The µDMA controller fails to generate DMA requests from Timer A in the General-Purpose Timer modules when in the Event Count and Event Time modes.

#### Workaround:

Use Timer B.

#### Silicon Revision Affected:

C1, C3, C5

#### Fixed:

Not yet fixed.

# 5 GPIO

# 5.1 Special configuration considerations for PB0 and PB1 when used as GPIO

#### **Description:**

When using PB0 and PB1 as GPIO and not as USB signals, there may be excessive current draw on PB0 and PB1 due to an internal pull-down resistor when the USB controller is configured for Host or Device mode.

#### Workaround:

Enable the USB module by setting the USB0 bit in the Run Mode Clock Gating Control Register 2 (RCGC2) register and set the DEVMODOTG bit in the USB General-Purpose Control and Status (USBGPCS) register to isolate PB0 and PB1 from the internal pull-down resistor.

#### Silicon Revision Affected:

### Fixed:

Not yet fixed.

# 6 General-Purpose Timers

# 6.1 The General-Purpose Timer match register does not function correctly in 32-bit mode

#### **Description:**

The **GPTM Timer A Match (GPTMTAMATCHR)** register triggers a match interrupt and a DMA request, if enabled, when the lower 16 bits match, regardless of the value of the upper 16 bits.

|  | 1 | <br>rc | <br> | _1 | ١_ |  |
|--|---|--------|------|----|----|--|
|  |   |        |      |    |    |  |
|  |   |        |      |    |    |  |

None.

#### Silicon Revision Affected:

C1, C3, C5

#### Fixed:

Not yet fixed.

# 6.2 A spurious DMA request is generated when the timer rolls over in Input-Edge Time mode

## **Description:**

When the timer is in Input-Edge Time mode and rolls over after the terminal count, a spurious DMA request is generated.

#### Workaround:

Either ignore the spurious interrupt, or capture the edge time into a buffer via DMA, then the spurious interrupt can be detected by noting that the captured value is the same as the previous capture value.

### Silicon Revision Affected:

C1, C3, C5

#### Fixed:

Not yet fixed.

# 6.3 A spurious DMA request is generated when the timer rolls over the 16-bit boundary

## **Description:**

When the timer is in 32-bit periodic or one-shot mode and is enabled to generate periodic DMA requests, a spurious DMA request is generated when the timer rolls past 0x0000FFFF.

#### Workaround:

Only use DMA with a 16-bit periodic timer.

### Silicon Revision Affected:

C1, C3, C5

## Fixed:

Not yet fixed.

# 6.4 The value of the prescaler register is not readable in Edge-Count mode

## **Description:**

In Edge-Count mode, the prescaler is used as an 8-bit high order extension to the 16-bit counter. When reading the **GPTM Timer n (GPTMTnR)** register as a 32-bit value, the bits [23:16] always contain the initial value of the **GPTM Timer n Prescale (GPTMTnPR)** register, that is, the "load" value of the 8-bit extension.

#### Workaround:

None.

#### Silicon Revision Affected:

C1, C3, C5

#### Fixed:

Not yet fixed.

# 6.5 ADC trigger and Wait-on-Trigger may assert when the timer is disabled

## **Description:**

If the value in the **GPTM Timer n Match (GPTMTnMATCHR)** register is equal to the value of the timer counter and the **TnOTE** bit in the **GPTM Control (GPTMCTL)** register is set, enabling the ADC trigger, the trigger fires even when the timer is disabled (the **TnEN** bit in the **GPTMCTL** register is clear). Similarly, if the value in the **GPTMTnMATCHR** register is equal to the value of the timer counter and the **TnWOT** bit in the **GPTM Timer n Mode (GPTMTnMR)** register is set, enabling the Wait-on-Trigger mode, the trigger fires even when the timer is disabled.

## Workaround:

Enable the timer before setting the  $\mathtt{TnOTE}$  bit. Also, for the Wait-on-Trigger mode, ensure that the timers are configured in the order in which they will be triggered.

#### Silicon Revision Affected:

C1, C3, C5

#### Fixed:

Not yet fixed.

# 6.6 Wait-on-Trigger does not assert unless the TnOTE bit is set

### **Description:**

Wait-on-Trigger does not assert unless the  ${\tt TnOTE}$  bit is set in the **GPTMCTL** register.

#### Workaround:

If the TnWOT bit in the **GPTM Timer n Mode (GPTMTnMR)** register is set, enabling the Wait-on-Trigger mode, the TnOTE bit must also be set in the **GPTMCTL** register in order for the Wait-on-Trigger to fire. Note that when the TnOTE bit is set, the ADC trigger is also enabled.

#### Silicon Revision Affected:

C1, C3, C5

#### Fixed:

Not yet fixed.

# 6.7 Do not enable match and timeout interrupts in 16-bit PWM mode

## **Description:**

16-bit PWM mode generates match and timeout interrupts in the same manner as periodic mode.

#### Workaround:

Ensure that any unwanted interrupts are masked in the **GPTMTnMR** and **GPTMIMR** registers.

#### Silicon Revision Affected:

C1, C3, C5

#### Fixed:

Not yet fixed.

# 6.8 Do not use µDMA with 16-bit PWM mode

### **Description:**

16-bit PWM mode generates match and timeout  $\mu DMA$  triggers in the same manner as periodic mode.

#### Workaround:

Do not use µDMA to transfer data when the timer is in 16-bit PWM mode.

## Silicon Revision Affected:

C1, C3, C5

#### Fixed:

Not yet fixed.

# 6.9 Writing the GPTMTnV register does not change the timer value when counting up

## **Description:**

When counting up, writes to the **GPTM Timer n Value (GPTMTnV)** register do not change the timer value.

#### Workaround:

None.

#### Silicon Revision Affected:

C1, C3, C5

#### Fixed:

Not yet fixed.

# 6.10 The prescaler does not work correctly when counting up in periodic or one-shot mode

## **Description:**

When counting up, the prescaler does not work correctly in 16-bit periodic or snap-shot mode.

#### Workaround:

Do not use the prescaler when counting up in 16-bit periodic or snap-shot mode.

#### Silicon Revision Affected:

C1, C3. C5

#### Fixed:

Not yet fixed.

# 6.11 Snapshot must be enabled in both Timer A and B when in 32-bit snapshot mode

## **Description:**

When a periodic snapshot occurs in 32-bit periodic mode, only the lower 16-bit are stored into the **GPTM Timer A (GPTMTAR)** register.

#### Workaround:

If both the TASNAPS and TBSNAPS bits are set in the **GPTM Timer A Mode (GPTMTAMR)** register, the entire 32-bit snapshot value is stored in the **GPTMTAR** register.

#### Silicon Revision Affected:

C1, C3, C5

#### Fixed:

Not yet fixed.

# 7 Watchdog Timers

# 7.1 Writes to Watchdog Timer 1 module WDTLOAD register sometimes fail

### **Description:**

Due to the independent clock domain of the Watchdog Timer 1 module, writes to the **Watchdog Load (WDTLOAD)** register may sometimes fail, even though the WRC bit in the **WDTCTL1** register is set after the write occurs.

#### Workaround:

After performing a write to the **WDTLOAD** register, read the contents back and verify that they are correct. If they are incorrect, perform the write operation again.

#### Silicon Revision Affected:

C1, C3, C5

#### Fixed:

Not yet fixed.

# 8 ADC

# 8.1 ADC hardware averaging produces erroneous results in differential mode

### **Description:**

The implementation of the ADC averaging circuit does not work correctly when the ADC is sampling in differential mode and the difference between the voltages is approximately 0.0V.

#### Workaround:

Do not use hardware averaging in differential mode. Instead, use the FIFO to store results and average them in software.

#### Silicon Revision Affected:

C1, C3, C5

#### Fixed:

Not yet fixed.

# 9 UART

# 9.1 The RTRIS bit in the UARTRIS register is only set when the interrupt is enabled

### **Description:**

The RTRIS (UART Receive Time-Out Raw Interrupt Status) bit in the **UART Raw Interrupt Status** (UARTRIS) register should be set when a receive time out occurs, regardless of the state of the RTIM enable bit in the **UART Interrupt Mask (UARTIM)** register. However, currently the RTIM bit must be set in order for the RTRIS bit to be set when a receive time out occurs.

#### Workaround:

For applications that require polled operation, the RTIM bit can be set while the UART interrupt is disabled in the NVIC using the IntDisable(n) function in the StellarisWare Peripheral Driver Library, where n is 21, 22, or 49 depending on whether UART0, UART1 or UART2 is used. With this configuration, software can poll the RTRIS bit, but the interrupt is not reported to the NVIC.

#### Silicon Revision Affected:

C1, C3, C5

#### Fixed:

Not yet fixed.

# 10 Ethernet Controller

# 10.1 Encoding error in the Ethernet MAC LED Encoding (MACLED) register

## **Description:**

Configuring the LED0 or LED1 field of the **Ethernet MAC LED Encoding (MACLED)** register to 0x8 should cause the corresponding LED to report a combined link + activity status. However, it instead only reports activity status (i.e. exactly the same as encoding 0x1).

#### Workaround:

None.

#### Silicon Revision Affected:

C1, C3, C5

#### Fixed:

Not yet fixed.

# **11 USB**

# 11.1 USB compliance test issue: USB full-speed, far-end signal compliance tests fail with 5 m cable

## **Description:**

While USB packet loss has not been observed, the device is unable to pass the following USB compliance tests:

- USB Host Test B.3.3.2 Full-speed Downstream Signal Quality Test
- USB Device Test B.6.3.1 Signal Integrity Test Upstream Signal test (full speed)

Compliance testing is based on the "USB Implementers Forum Full and Low Speed Electrical and Interoperability Compliance Test Procedure" Revision 1.3 available from usb.org website. The compliance testing is performed using a 5 m USB certified cable between the host or device under test and the test SQiDD which is then connected to a USB compliant hub chain to the root hub. Under compliance test conditions, the rising edges of the USB D+/D- signals begin to violate the lower right corner of the full-speed eye diagram defined by the USB specification. USB certification cannot be obtained because of this erratum.

A full report on this issue, "USB Far End Signal Integrity Test Results," is available from your local TI FAE.

#### Workaround:

If a cable with a length of 1 m is used instead of a 5 m cable, the Eye diagram compliance tests all pass with adequate margin across the voltage and temperature range of the part. Under nominal

voltage and temperature conditions, a cable of up to 3 m can be used and passes the eye diagram compliance tests.

### Silicon Revision Affected:

C1, C3

Fixed:

Fixed in Rev C5.

# 11.2 USB compliance test issue: USB embedded host low-speed, far-end signal compliance tests fail

## **Description:**

While USB packet loss has not been observed, the device is unable to pass the following USB compliance test:

■ USB Host Test B.3.3.1 Low-Speed Downstream Signal Quality Test

USB Compliance testing is based on the "USB Implementers Forum Full and Low Speed Electrical and Interoperability Compliance Test Procedure" Revision 1.3 available from usb.org website. The rising and falling edges of the USB D+/D- signals violate the lower half of the low-speed eye diagram defined by the USB specification. This erratum applies only to systems defined as a USB embedded host that support low-speed devices. USB embedded host and OTG systems that support full-speed devices only are not affected by this erratum. USB device systems are full-speed only and thus are not affected by this erratum.

A full report on this issue, "USB Far End Signal Integrity Test Results," is available from your local TI FAE.

Workaround:

None.

Silicon Revision Affected:

C1, C3

Fixed:

Fixed in Rev C5.

Copyright © 2008-2011 Texas Instruments Incorporated All rights reserved. Stellaris and StellarisWare are registered trademarks of Texas Instruments Incorporated. ARM and Thumb are registered trademarks and Cortex is a trademark of ARM Limited. Other names and brands may be claimed as the property of others.

Texas Instruments Incorporated 108 Wild Basin, Suite 350 Austin, TX 78746 http://www.ti.com/stellaris







http://www-k.ext.ti.com/sc/technical-support/product-information-centers.htm