## Eugenics-System Design Document

# Christopher Findeisen & Sam Gwydir & Jerego Orlino & Vincent Valenti March 15, 2015

#### Abstract

In this document we present our design for an AI that is capable of generating circuits and visualizing the process.

## Contents

| 1 | Purpose                          | 2 |
|---|----------------------------------|---|
| 2 | Definitions                      | 2 |
| 3 | Constraints                      | 2 |
| 4 | High Level Entities              | 3 |
|   | 4.1 Algorithm                    | 3 |
|   | 4.2 Server-Client Model          | 3 |
| 5 | Low Level Design                 | 4 |
|   | 5.1 Logic Gate                   | 4 |
|   | 5.2 Sub-Circuit                  | 4 |
|   | 5.3 Circuit                      | 5 |
|   | 5.4 Visualization                | 5 |
| 6 | Configuration                    | 6 |
| 7 | Benefits, Assumptions, and Risks | 6 |
|   | 7.1 Benefits                     | 6 |
|   | 7.2 Assumptions                  | 6 |
|   | 7.3 Risks                        | 6 |
| 8 | References                       | 6 |

## 1 Purpose

Project 3 explores Artificial Intelligence, or AI. The AI detailed herein generates a circuit equivalent to a given logic function using one of two algorithms. We have dubbed our AI system "eugenics".

The eugenics system implements two search algorithms to solve this problem, the first is genetic, and the second (hereafter referred to as traditional) takes advantage of Karnaugh Maps to generate an optimal representation of the given logic function, then uses a search algorithm to find a circuit that fits the constraints given. We have named our genetics algorithm "HMS Beagle" and the traditional algorithm "Karnaughvor". Finding the humor the former is an exercises left to the reader.

An additional point of interest is comparing the performance of these two approaches.

This system could be useful in minimizing circuits for electrical engineers, though it is of limited use because it does not make any effort to recognize any sort of hazard. The program could be used as a library if one wanted to create a circuit synthesizer for use in implementing an arbitrary logic function on an FPGA. However the scope of this project limits its use in physical applications.

The visualization provided would be educational to those studying genetic algorithms.

## 2 Definitions

Circuit A circuit is a collection of gates, inputs and outputs.

Sub-Circuit A sub-circuit is a proper subset of a circuit.

Circuit Candidate A circuit candidate is the output of a step of the algorithm performed by the engine. It is a circuit that is being tested if it is equivalent to our desired outcome.

## 3 Constraints

There are three constraints that have been explicitly stated:

- 1. Each circuit may only contain AND, OR, and NOT gates.
- 2. There can be any number of AND and OR gates, but no more than two NOT gates.
- 3. AND and OR can have any number of inputs.

## 4 High Level Entities

## 4.1 Algorithm

#### 4.1.1 Genetic Algorithm

The genetic algorithm will generate a large population of candidate circuits, splice them together randomly, and if they are "fit", they will move on into the next generation of candidates. This process continues until we reach the desired circuit.

## 4.1.2 Traditional Algorithm

The traditional algorithm will start by generating a Karnaugh Map which will serve as the algorithms' starting point. A Karnaugh Map provides the optimal representation of a circuit when one groups the outputs using the rules it defines. These rules ask the user to group adjacent 1's together in groups of 2<sup>n</sup>. We will use a search algorithm to find a set of rules/groups that cause the map to generate a function (and therefore circuit) that fits our constraints.

#### 4.2 Server-Client Model



Figure 1: Eugenics-System Model Diagram

#### 4.2.1 Circuit Engine Server

The Circuit Engine server is the work horse of the Eugenics system. It performs the algorithm specified and writes the current candidate (the current circuit) in real-time to a TCP-socket which the Visualization client listens on.

#### 4.2.2 Visualization Client

The Visualization client uses the FLTK graphics library to display a graphical representation of the current sub-circuit. This will be used to analyze the progress of the genetic algorithm in near real-time.

The client listens to the Circuit engine server over a TCP-socket and generates a graphical representation using the client computer's graphics card.

## 5 Low Level Design

## 5.1 Logic Gate

A gate is an object that has a set of inputs and outputs and assigns the outputs according to its operation. The logic gate is the simplest form of sub-circuit. There are three types of gates, the n-ary, unary, and binary gates.

The n-ary gate has n inputs and one output. It performs its operation on its inputs and produces its output. The operation can either be logical AND or logical OR. Because a n-ary gate can be formed by daisy-chaining binary gates, we will always break it down into its constituent binary gates. This leaves us with two types of gates.

The two types of gates are:

the binary gate A binary gate has two inputs and one output where output = op(input). Op is either logical AND or logical OR.

the unary gate A unary gate has one input and one output where output = op (input). Because there is only one unary gate, op is always logical NOT.

#### 5.2 Sub-Circuit



Figure 2: Sub-Circuit Abstraction Diagram

A sub-circuit is a proper subset of a circuit.

A sub-circuit is an object that contains a set of sub-circuits and their input and output connections. The sub-circuit itself has a set of inputs and outputs which are supersets of the contained gates inputs and outputs, respectively.

A sub-circuit has a function to evaluate it self which maps its inputs to the outputs by applying its gates as operations on the inputs.

There are three base cases for a sub-circuit:

a gate A gate either a binary or unary gate.

- an input/output terminal An input or output terminal is a node at either extreme of the circuit. The input nodes can be arbitrarily assigned a set of input values where each input can be 0 or 1. The set of outputs will take on values as a function of the inputs. These are not to be confused with intermediate outputs and inputs, which are values on a wire between two gates.
- a logical value (only used during evaluation) When a sub-circuit is evaluated during circuit evaluation, it becomes its output value. This is useful when recursively evaluating circuits.

#### 5.3 Circuit

A circuit is a proper superset of all sub-circuits in a candidate.

Note that a circuit is itself a sub-circuit where the inputs set and output set are equal in magnitude to the given logic function. However to avoid confusion we will never refer to a circuit as a sub-circuit.

A circuit can evaluate itself by recursively evaluating its set of sub-circuits.

The underlying data structure for a circuit will be a tree in which the root is a sub-circuit where its set of outputs are set containing the output terminals, note that there can be more outputs than in the desired circuit, but never less.

A parent node in the tree can have any number of children sub-circuits. The children are the sub-circuits where their set of outputs contain the inputs of their parent.

The leaves of the tree will always be the input terminals.

When a circuit is evaluated with a set of input values, it becomes the set of its outputs. This is useful when evaluating whether or not the circuit is equivalent to the desired circuit.

#### 5.4 Visualization

The graphic engine will display the current state of the system periodically. We'll update once every n mutations with the Genetic algorithm, and once every change within the Traditional algorithm.

The number of iterations between each display of the current circuit n, will be determined experimentally and will be as low as possible to keep the visualization as near real-time as possible.

## 6 Configuration

- The desired logic function must be well-defined. Our design does not account for "don't cares" in the desired circuits truth-table.
- Depending on the compute server's configuration, some additional configuring may be necessary in order to compile and link libraries correctly.
- Additionally, the compute server will need to be live in order for the client to connect to the server.

## 7 Benefits, Assumptions, and Risks

## 7.1 Benefits

- The client-server separation allows us to view the running program from any machine. This also provides us with access to more powerful graphics cards, allowing us to set n lower and display closer to real-time.
- The circuit model abstracts the data into a tree structure which is easily traverseable.

## 7.2 Assumptions

- The problems will always be pre-defined. (no "don't cares")
- The compute.tame.edu server is up.
- Compute allows us the permissions to set up a server on the internet.

## 7.3 Risks

- Compute or CS department rules do not let us set up a server on compute.
- $\bullet$  Can lead to large network i/o, which could lead to shut down by compute sysadmins.
- We're using many libraries, so there is always a risk incurred that those builds/configs will be difficult to test and/or not work on the TA's account due to a wrong assumption about the TA's shell environment.

## 8 References

#### How to write an effective design document

http://blog.slickedit.com/2007/05/how-to-write-an-effective-design-document/