# CUDA Programming

Lecture 2

### S.-Kazem Shekofteh

kazem.shekofteh@ziti.uni-heidelberg.de











Post-Doc Research Fellow, ZITI, Institute of computer Engineering, Heidelberg University, Germany Faculty Member, Department of Computer Engineering, Shandiz Institute of Higher Education, Iran PhD in Computer Engineering, Ferdowsi University of Mashhad, Iran







### Reference

• David B. Kirk and Wen-mei W. Hwu, "Programming Massively Parallel Processors," 2<sup>nd</sup> Ed. 2012

















### Outline

- Going deeper into CUDA thread organization
- Mapping threads to multidimensional data
- Matrix-Matrix multiplication sample
- Synchronization
- Introducing some advanced CUDA functions











- The definition of
  - Grid
  - Block
  - Thread
- Dim3 struct
  - X
  - y
  - Z

```
\begin{array}{l} \text{dim3 dimBlock(128,1,1);} \\ \text{dim3 dimGrid(32,1,1);} \\ \text{vecAddKernel} << < \text{dimGrid, dimBlock} >> > (...); \end{array}
```

















- Define grid and block for Kernel 1?
- Calculate total threads?















ziti"









- The choice of 1D, 2D, or 3D thread organizations is usually based on the nature of the data
  - Pictures are a 2D array of pixels

Example: A 72×62 picture while using 16×16 blocks



16×16 blocks













Choosing of a 16×16 block to process a 72×62 picture

- →How many blocks in x and y direction?
- →How many blocks totally?
- →How many threads will be generated?
- →How many extra threads will be generated?







### Mapping Threads to Multidimensional data



• Access to an element within the 2-D array (Recall from ANSI C)







### Mapping Threads to Multidimensional data



• Access to an element within the 2-D array



```
__global__ void PictureKernell(float* d_Pin, float* d_Pout, int n, int m) {
  // Calculate the row # of the d_Pin and d_Pout element to process
  int Row = blockIdx.y*blockDim.y + threadIdx.y;
  // Calculate the column # of the d_Pin and d_Pout element to process
  int Col = blockIdx.x*blockDim.x + threadIdx.x;
  // each thread computes one element of d_Pout if in range
  if ((Row < m) && (Col < n)) {
    d_{\text{Pout}}[\text{Row*n+Col}] = 2*d_{\text{Pin}}[\text{Row*n+Col}];
```



- ziti
- We have studied **vecAddkernel()** and a sample **pictureKernel()** where each thread performs only one floating-point arithmetic operation.



- Matrix-matrix multiplication between an I×J matrix **d\_M** and a J×K matrix **d\_N** produces an I×K matrix **d\_P**.
- For simplicity, we will limit our discussion to square matrices, where I=J=K (hereinafter shown as **WIDTH**).
- Each element of the product matrix **d\_P** is an inner product of a row of **d\_M** and a column of **d\_N**.
- We map threads to **d\_P** elements with the same approach as what we used for **pictureKernel()**.
  - each thread is responsible for calculating one **d\_P** element.



- The **d\_P** element calculated by a thread is
  - in row blockIdx.y × blockDim.y + threadIdx.y
  - in column blockIdx.x  $\times$  blockDim.x + threadIdx.x



























```
__global__ void MatrixMulKernel(float* d_M, float* d_N, float* d_P, int Width) {
  // Calculate the row index of the d_Pelement and d_M
 int Row = blockIdx.y*blockDim.y+threadIdx.y;
  // Calculate the column index of d_P and d_N
  int Col = blockIdx.x*blockDim.x+threadIdx.x;
  if ((Row < Width) && (Col < Width)) {
   float Pvalue = 0;
    // each thread computes one element of the block sub-matrix
    for (intk = 0; k < Width; ++k) {
     Pvalue += d_M[Row*Width+k]*d_N[k*Width+Col];
   d P[Row*Width+Col] = Pvalue;
```











### Matrix Multiplication Kernel

```
#define BLOCK_WIDTH 16

// Setup the execution configuration
   int NumBlocks = Width/BLOCK_WIDTH;
   if (Width % BLOCK_WIDTH) NumBlocks++;
   dim3 dimGrid(NumBlocks, NumbBlocks);
   dim3 dimBlock(BLOCK_WIDTH, BLOCK_WIDTH);

// Launch the device computation threads!
matrixMulKernel<<<dimGrid, dimBlock>>>(Md, Nd, Pd, Width);
```









































#### Device code can:

- R/W per-thread registers
- R/W per-thread local memory
- R/W per-block shared memory
- R/W per-grid global memory
- Read only per-grid constant memory

#### Host code can

Transfer data to/from per grid global and constant memories















| ziti'''     |
|-------------|
| THIS HER CO |
|             |
| AC ALZ      |

KERG

| Table 5.1         CUDA Variable Type Qualifiers                                                                                             |                                                   |                                           |                                              |
|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-------------------------------------------|----------------------------------------------|
| Variable Declaration                                                                                                                        | Memory                                            | Scope                                     | Lifetime                                     |
| Automatic variables other than arrays Automatic array variablesdeviceshared int SharedVar;device int GlobalVar;deviceconstant int ConstVar; | Register<br>Local<br>Shared<br>Global<br>Constant | Thread<br>Thread<br>Block<br>Grid<br>Grid | Kernel Kernel Kernel Application Application |







- How to coordinate the execution of multiple threads?
- CUDA allows threads in the same block to coordinate their activities using a barrier synchronization function syncthreads().
- When a kernel function calls **syncthreads()**, all threads in a block will be held at the calling location until every thread in the block reaches the location.
- This ensures that all threads in a block have completed a phase of their execution of the kernel before any of them can move on to the next phase.
- Example: A group of friends shopping together ...

### Synchronization















- Global memory is large but slow.
- Shared memory is small but fast.
- A common strategy is to partition the data into subsets called *tiles* so that each *tile* fits into the shared memory.







































|                                                                                                              | N <sub>1,0</sub> | N <sub>0,1</sub>  |                  |                  |
|--------------------------------------------------------------------------------------------------------------|------------------|-------------------|------------------|------------------|
|                                                                                                              |                  | N <sub>12,1</sub> |                  |                  |
|                                                                                                              |                  |                   |                  |                  |
| M <sub>0.0</sub> M <sub>0.1</sub> M <sub>0.2</sub> M<br>M <sub>1,0</sub> M <sub>1,1</sub> M <sub>1,2</sub> M |                  |                   |                  | P <sub>0,3</sub> |
| 1,0 1,1 1,2                                                                                                  | _                | P <sub>2,1</sub>  |                  | $\overline{}$    |
|                                                                                                              | P <sub>3,0</sub> | P <sub>3,1</sub>  | P <sub>3,2</sub> | P <sub>3,3</sub> |





• An algorithm where threads collaborate to reduce the traffic to the global memory.



ERG

- Threads collaboratively load **M** and **N** elements into the **shared memory** before they individually use these elements in their dot product calculation.
- The size of shared memory is quite small!





• Assume that we divide the **M** and **N** matrices into 2×2 tiles

















- The dot product calculations performed by each thread are now divided into phases.
- In each phase, all threads in a block collaborate to load a tile of **M** elements and a tile of **N** elements into the shared memory.

• This is done by having every thread in a block to load one **M** element and

one **N** element into the shared memory















time





• Note that each value in the shared memory is used twice.



• For example, the  $M_{1,1}$  value, loaded by thread<sub>1,1</sub> into  $Mds_{1,1}$ , is used twice, once by thread<sub>0.1</sub> and once by thread<sub>1.1</sub>.



- This is done by having every thread in a block to load one **M** element and one **N** element into the shared memory.
- By loading each global memory value into shared memory so that it can be used multiple times, we reduce the number of accesses to the global memory.
- In this case, we reduce the number of accesses to the global memory by half.









- In general, if an input matrix is of dimension **N** and the tile size is **TILE\_WIDTH**, the dot product would be performed in **N/TILE\_WIDTH** phases.
- The creation of these phases is key to the reduction of accesses to the global memory.









```
A Tiled Matrix-Matrix Multiplication Kernel
```

```
__global__ void MatrixMulKernel(float* d_M, float* d_N, float* d_P,
      int Width) {
      __shared__ float Mds[TILE_WIDTH][TILE_WIDTH];
      __shared__ float Nds[TILE_WIDTH][TILE_WIDTH];
     int bx = blockIdx.x; int by = blockIdx.y;
     int tx = threadIdx.x; int ty = threadIdx.y;
      // Identify the row and column of the d_P element to work on
 5. int Row = by * TILE_WIDTH + ty;
      int Col = bx * TILE WIDTH + tx;
     float Pvalue = 0;
      // Loop over the d_M and d_N tiles required to compute d_P element
     for (int m = 0; m < Width/TILE WIDTH; ++m) {
        // Coolaborative loading of d_M and d_N tiles into shared memory
        Mds[ty][tx] = d_M[Row*Width + m*TILE_WIDTH + tx];
 9.
        Nds[ty][tx] = d_N[(m*TILE_WIDTH + ty)*Width + Col];
10.
12.
        for (int k = 0; k < TILE_WIDTH; ++k) {
13.
          Pvalue += Mds[ty][k] * Nds[k][tx];
      d_P[Row*Width + Col] = Pvalue;
15.
                       kazem.shekofteh@ziti.uni-heidelberg.de
```

```
__global__ void MatrixMulKernel(float* d_M, float* d_N, float* d_P,
      int Width) {
      __shared__ float Mds[TILE_WIDTH][TILE_WIDTH];
      __shared__ float Nds[TILE_WIDTH][TILE_WIDTH];
     int bx = blockIdx.x; int by = blockIdx.y;
     int tx = threadIdx.x; int ty = threadIdx.y;
      // Identify the row and column of the d_P element to work on
      int Row = by * TILE_WIDTH + ty;
      int Col = bx * TILE WIDTH + tx;
 7. float Pvalue = 0;
      // Loop over the d_M and d_N tiles required to compute d_P element
      for (int m = 0; m < Width/TILE WIDTH; ++m) {
        // Coolaborative loading of d_M and d_N tiles into shared memory
        Mds[ty][tx] = d_M[Row*Width + m*TILE_WIDTH + tx];
 9.
        Nds[ty][tx] = d_N[(m*TILE_WIDTH + ty)*Width + Col];
10.
12.
        for (int k = 0; k < TILE_WIDTH; ++k) {
13.
          Pvalue += Mds[ty][k] * Nds[k][tx];
```

kazem.shekofteh@ziti.uni-heidelberg.de

d\_P[Row\*Width + Col] = Pvalue;

15.









kazem.shekofteh@ziti.uni-heidelberg.de

```
__global__ void MatrixMulKernel(float* d_M, float* d_N, float* d_P,
      int Width) {
      __shared__ float Mds[TILE_WIDTH][TILE_WIDTH];
      __shared__ float Nds[TILE_WIDTH][TILE_WIDTH];
     int bx = blockIdx.x; int by = blockIdx.y;
     int tx = threadIdx.x; int ty = threadIdx.y;
      // Identify the row and column of the d_P element to work on
     int Row = by * TILE_WIDTH + ty;
      int Col = bx * TILE WIDTH + tx;
      float Pvalue = 0;
      // Loop over the d M and d N tiles required to compute d P element
     for (int m = 0; m < Width/TILE WIDTH; ++m) {
        // Coolaborative loading of d M and d N tiles into shared memory
                                                                            Phase1
        Mds[ty][tx] = d_M[Row*Width + m*TILE_WIDTH + tx];
        Nds[ty][tx] = d_N[(m*TILE_WIDTH + ty)*Width + Col];
10.
12.
        for (int k = 0; k < TILE_WIDTH; ++k) {
13.
          Pvalue += Mds[ty][k] * Nds[k][tx];
15.
      d_P[Row*Width + Col] = Pvalue;
```









```
__global__ void MatrixMulKernel(float* d_M, float* d_N, float* d_P,
      int Width) {
     __shared__ float Mds[TILE_WIDTH][TILE_WIDTH];
     __shared__ float Nds[TILE_WIDTH][TILE_WIDTH];
   int bx = blockIdx.x; int by = blockIdx.y;
     int tx = threadIdx.x; int ty = threadIdx.y;
      // Identify the row and column of the d_P element to work on
 5. int Row = by * TILE_WIDTH + ty;
     int Col = bx * TILE_WIDTH + tx;
     float Pvalue = 0;
      // Loop over the d_M and d_N tiles required to compute d_P element
     for (int m = 0; m < Width/TILE WIDTH; ++m) {
        // Coolaborative loading of d_M and d_N tiles into shared memory
        Mds[ty][tx] = d_M[Row*Width + m*TILE_WIDTH + tx];
 9.
        Nds[ty][tx] = d_N[(m*TILE_WIDTH + ty)*Width + Col];
10.
12.
        for (int k = 0; k < TILE_WIDTH; ++k) {
                                                                           Phase2
13.
          Pvalue += Mds[ty][k] * Nds[k][tx];
     d_P[Row*Width + Col] = Pvalue;
```











```
__global__ void MatrixMulKernel(float* d_M, float* d_N, float* d_P,
      int Width) {
      __shared__ float Mds[TILE_WIDTH][TILE_WIDTH];
      __shared__ float Nds[TILE_WIDTH][TILE_WIDTH];
      int bx = blockIdx.x; int by = blockIdx.y;
      int tx = threadIdx.x; int ty = threadIdx.y;
      // Identify the row and column of the d_P element to work on
     int Row = by * TILE_WIDTH + ty;
      int Col = bx * TILE_WIDTH + tx;
      float Pvalue = 0;
      // Loop over the d M and d N tiles required to compute d P element
      for (int m = 0; m < Width/TILE WIDTH; ++m) {
        // Coolaborative loading of d_M and d_N tiles into shared memory
 9.
        Mds[ty][tx] = d_M[Row*Width + m*TILE_WIDTH + tx];
10.
        Nds[ty][tx] = d_N[(m*TILE_WIDTH + ty)*Width + Col];
12.
        for (int k = 0; k < TILE_WIDTH; ++k) {
13.
          Pvalue += Mds[ty][k] * Nds[k][tx];
      d_P[Row*Width + Col] = Pvalue;
15.
                       kazem.shekofteh@ziti.uni-heidelberg.de
```

There are some problems with this code!

\_\_global\_\_ void MatrixMulKernel(float\* d\_M, float\* d\_N, float\* d\_P,







```
int Width) {
                                    __shared__ float Mds[TILE_WIDTH][TILE_WIDTH];
                                    __shared__ float Nds[TILE_WIDTH][TILE_WIDTH];
                                    int bx = blockIdx.x; int by = blockIdx.y;
                                    int tx = threadIdx.x; int ty = threadIdx.y;
                                    // Identify the row and column of the d_P element to work on
                                   int Row = by * TILE_WIDTH + ty;
                                    int Col = bx * TILE_WIDTH + tx;
                                    float Pvalue = 0;
                                    // Loop over the d M and d N tiles required to compute d P element
                                    for (int m = 0; m < Width/TILE WIDTH; ++m) {
                                      // Coolaborative loading of d_M and d_N tiles into shared memory
                                      Mds[ty][tx] = d_M[Row*Width + m*TILE_WIDTH + tx];
                               9.
                              10.
                                      Nds[ty][tx] = d_N[(m*TILE_WIDTH + ty)*Width + Col];
synchronization
                                      __syncthreads();
                              12.
                                      for (int k = 0; k < TILE_WIDTH; ++k) {
                              13.
                                        Pvalue += Mds[ty][k] * Nds[k][tx];
synchronization
                                      _syncthreads();
                              14.
                                    d_P[Row*Width + Col] = Pvalue;
                              15.
                                                     kazem.shekofteh@ziti.uni-heidelberg.de
```



Col







**Array Reduction Kernel** 













## Array Sum (Reduction) Kernel

```
__global__ void ArraySum(int *input, int *output)
 shared int* partial sums;
 int group_size = blockDim.x;
 int index = threadIdx.x + blockIdx.x * blockDim.x
 partial_sums[threadIdx.x] = input[index];
 for(int i = group size/2; i>0; i/=2)
     if(threadIdx.x < i)</pre>
        partial_sums[threadIdx.x] += partial_sums[threadIdx.x + i];
 if(threadIdx.x == 0)
       output[index] = partial_sums[0];
```













```
__global__ void ArraySum(int *input, int *output)
 shared int* partial sums;
 int group_size = blockDim.x;
                                                              There are some
 int index = threadIdx.x + blockIdx.x * blockDim.x
                                                              problems with
 partial_sums[threadIdx.x] = input[index];
                                                                this code!
 for(int i = group_size/2; i>0; i/=2)
     if(threadIdx.x < i)</pre>
        partial_sums[threadIdx.x] += partial_sums[threadIdx.x + i];
 if(threadIdx.x == 0)
       output[index] = partial_sums[0];
```











## Array Sum (Reduction) Kernel

```
__global__ void ArraySum(int *input, int *output)
 shared int* partial sums;
 int group_size = blockDim.x;
 int index = threadIdx.x + blockIdx.x * blockDim.x
 partial_sums[threadIdx.x] = input[index];
 synchthreads();
 for(int i = group_size/2; i>0; i/=2)
     if(threadIdx.x < i)</pre>
        partial sums[threadIdx.x] += partial sums[threadIdx.x + i];
     synchthreads();
 if(threadIdx.x == 0)
       output[index] = partial sums[0];
```











# Array Sum (Reduction) Kernel

```
void main()
{
    ...
    ArraySum<<<1, 16>>>(input, output)
    ...
}
```











| ١ |    |   |   |    |   |    |   |   |    |    |   |   |   |    |   |   |
|---|----|---|---|----|---|----|---|---|----|----|---|---|---|----|---|---|
|   | 10 | 1 | 8 | -1 | 0 | -2 | 3 | 5 | -2 | -3 | 2 | 7 | 0 | 11 | 0 | 2 |

size = 16











```
int group_size = blockDim.x;
int index = threadIdx.x + blockIdx.x * blockDim.x
partial_sums[threadIdx.x] = input[index];
__synchthreads();
```













```
for(int i = group_size/2; i>0; i/=2)
      if(threadIdx.x < i)</pre>
          partial_sums[threadIdx.x] += partial_sums[threadIdx.x + i];
       __synchthreads();
                                        kazem.shekofteh@ziti.uni-heidelberg.de
```







```
for(int i = group_size/2; i>0; i/=2)
      if(threadIdx.x < i)</pre>
          partial_sums[threadIdx.x] += partial_sums[threadIdx.x + i];
       __synchthreads();
                                        kazem.shekofteh@ziti.uni-heidelberg.de
```











```
for(int i = group_size/2; i>0; i/=2)
      if(threadIdx.x < i)</pre>
          partial_sums[threadIdx.x] += partial_sums[threadIdx.x + i];
       __synchthreads();
                                        kazem.shekofteh@ziti.uni-heidelberg.de
```















#### **Kernel Execution**



• As described before, a kernel is launched similar to a function call in C with additional execution configuration parameters in <<< >>>.







```
Part 1
#include <cuda.h>
void vecAdd(float* A, float*B, float* C, int n)
                                               Host Memory
                                                                 Device Memory
 int size = n* sizeof(float);
                                                                     GPU
                                                  CPU
  float *A d, *B d, *C d;
                                                                    Part 2
1. // Allocate device memory for A, B, and C
  // copy A and B to device memory
                                                            Part 3
2. // Kernel launch code – to have the device
  // to perform the actual vector addition
3. // copy C from the device memory
  // Free device vectors
```





• It should be noted that kernel launch commands are asynchronous to the host code.



• When a kernel is launched, the control returns back to the host immediately and the GPU starts its work in parallel to the host.







• What is wrong with this code?

```
•••
```

```
float* d_output;

cudaMalloc(d_output);

clock_t start = clock();

myKernel<<<gs,bs>>>(d_input, d_output);

clock_t end = clock();

float seconds = (float)(end - start) / CLOCKS_PER_SEC;
...
```



#### **Kernel Execution**



• The host should be synchronized with the asynchronous kernel execution.

```
float* d_output;
cudaMalloc(d_output);
clock_t start = clock();
myKernel<<<gs,bs>>>(d_input, d_output);
cudaDeviceSynchronize();
clock_t end = clock();
float seconds = (float)(end - start) / CLOCKS_PER_SEC;
```

kazem.shekofteh@ziti.uni-heidelberg.de



- ziti
- **cudaDeviceSynchronize()** Blocks until the device has completed all preceding requested tasks.
- This is a synchronization mechanism between the device and the host.
- What are its differences with \_\_synchthread()?





- In the following example, kernel **myKernel** reads data from its first argument and writes to the second one.
- Therefore, is there any problem with this code?

```
float* d_input, d_output1, d_output2;
cudaMalloc(d_input); // and d_output1, d_output2
myKernel<<<gs1,bs1>>>(d_input, d_output1);
myKernel<<<gs2,bs2>>>(d_output1, d_output2);
```

KERG



- All CUDA commands including kernel launches and memory copies are executed serially, unless you explicitly specify to be executed in parallel.
- They are inserted into the same queue.

### Summary

- Mapping threads to multi dimensional data
- Matrix-matrix multiplication as an example of the mapping
- Strategies to reduce the access to global memory
- Using shared memory to increase the performance
- Synchronization between threads and between CPU and GPU









- Event recording and timing
- Streaming
- Unified memory
- \_\_device\_\_ functions
- Working with NVIDIA Visual Profiler
- Working with benchmarks
  - CUDA Sample SDK
  - Rodinia
  - Parboil



