# **COD Review**

-- SugarHe

# 0. Basic

- 1 byte = 8 bits
- 1 word = 4 bytes = 32 bits
- 1 doubleword = 8 bytes = 64 bits

# 1. RISC-V Assembly

# 1.1 operation

| Category      | Instruction                          | Example           | Meaning                     | Comments                                                   |
|---------------|--------------------------------------|-------------------|-----------------------------|------------------------------------------------------------|
|               | Add                                  | add x5, x6, x7    | x5 = x6 + x7                | Three register operands; add                               |
| Arithmetic    | Subtract                             | sub x5, x6, x7    | x5 = x6 - x7                | Three register operands; subtract                          |
|               | Add immediate                        | addi x5, x6, 20   | x5 = x6 + 20                | Used to add constants                                      |
|               | Load doubleword                      | 1d x5, 40(x6)     | x5 = Memory[x6 + 40]        | Doubleword from memory to register                         |
|               | Store doubleword                     | sd x5, 40(x6)     | Memory[x6 + 40] = x5        | Doubleword from register to memory                         |
|               | Load word                            | 1w x5, 40(x6)     | x5 = Memory[x6 + 40]        | Word from memory to register                               |
|               | Load word, unsigned                  | 1wu x5, 40(x6)    | x5 = Memory[x6 + 40]        | Unsigned word from memory to register                      |
|               | Store word                           | sw x5, 40(x6)     | Memory[x6 + 40] = x5        | Word from register to memory                               |
|               | Load halfword                        | 1h x5, 40(x6)     | x5 = Memory[x6 + 40]        | Halfword from memory to register                           |
| Data transfer | Load halfword,<br>unsigned           | 1hu x5, 40(x6)    | x5 = Memory[x6 + 40]        | Unsigned halfword from memory to register                  |
|               | Store halfword                       | sh x5, 40(x6)     | Memory[x6 + 40] = x5        | Halfword from register to memory                           |
|               | Load byte                            | 1b x5, 40(x6)     | x5 = Memory[x6 + 40]        | Byte from memory to register                               |
|               | Load byte, unsigned                  | 1bu x5, 40(x6)    | x5 = Memory[x6 + 40]        | Byte unsigned from memory to register                      |
|               | Store byte                           | sb x5, 40(x6)     | Memory[x6 + 40] = x5        | Byte from register to memory                               |
|               | Load reserved                        | 1r.d x5, (x6)     | x5 = Memory[x6]             | Load; 1st half of atomic swap                              |
|               | Store conditional                    | sc.d x7, x5, (x6) | Memory[x6] = x5; $x7 = 0/1$ | Store; 2nd half of atomic swap                             |
|               | Load upper immediate                 | lui x5, 0x12345   | x5 = 0x12345000             | Loads 20-bit constant shifted left 12 bits                 |
|               | And                                  | and x5, x6, x7    | x5 = x6 & x7                | Three reg. operands; bit-by-bit AND                        |
|               | Inclusive or                         | or x5, x6, x8     | x5 = x6   x8                | Three reg. operands; bit-by-bit OR                         |
| Lariani       | Exclusive or                         | xor x5, x6, x9    | $x5 = x6 ^ x9$              | Three reg. operands; bit-by-bit XOR                        |
| Logical       | And immediate                        | andi x5, x6, 20   | x5 = x6 & 20                | Bit-by-bit AND reg. with constant                          |
| ogical -      | Inclusive or immediate               | ori x5, x6, 20    | $x5 = x6 \mid 20$           | Bit-by-bit OR reg. with constant                           |
|               | Exclusive or immediate               | xori x5, x6, 20   | $x5 = x6 ^20$               | Bit-by-bit XOR reg. with constant                          |
|               | Shift left logical                   | s11 x5, x6, x7    | x5 = x6  << x7              | Shift left by register                                     |
|               | Shift right logical                  | srl x5, x6, x7    | $x5 = x6 \gg x7$            | Shift right by register                                    |
|               | Shift right arithmetic               | sra x5, x6, x7    | $x5 = x6 \gg x7$            | Arithmetic shift right by register                         |
| Shift         | Shift left logical immediate         | slli x5, x6, 3    | x5 = x6 << 3                | Shift left by immediate                                    |
|               | Shift right logical immediate        | srli x5, x6, 3    | $x5 = x6 \gg 3$             | Shift right by immediate                                   |
|               | Shift right arithmetic immediate     | srai x5, x6, 3    | x5 = x6 >> 3                | Arithmetic shift right by immediate                        |
|               | Branch if equal                      | beq x5, x6, 100   | if (x5 == x6) go to PC+100  | PC-relative branch if registers equal                      |
|               | Branch if not equal                  | bne x5, x6, 100   | if (x5 != x6) go to PC+100  | PC-relative branch if registers not equa                   |
|               | Branch if less than                  | blt x5, x6, 100   | if (x5 < x6) go to PC+100   | PC-relative branch if registers less                       |
| Conditional   | Branch if greater or equal           | bge x5, x6, 100   | if (x5 >= x6) go to PC+100  | PC-relative branch if registers greater or equal           |
| branch        | Branch if less, unsigned             | bltu x5, x6, 100  | if (x5 < x6) go to PC+100   | PC-relative branch if registers less, unsigned             |
|               | Branch if greater or equal, unsigned | bgeu x5, x6, 100  | if (x5 >= x6) go to PC+100  | PC-relative branch if registers greater or equal, unsigned |
| Unconditional | Jump and link                        | jal x1, 100       | x1 = PC+4; go to PC+100     | PC-relative procedure call                                 |
| branch        | Jump and link register               | jalr x1, 100(x5)  | x1 = PC+4; go to $x5+100$   | Procedure return; indirect call                            |

# 1.2 operands

asm var are registers

- operands are registers
- number is fixed
- fast
- numbered from 0 to 31
- x0 is always 0, can be used for assignment

#### 1.2.1 Add & Sub

for integers, has associativity

addi use signed imm, thus there is no subi

imm will be filled with sign bit to the same length

#### 1.2.2 Load & Store

from A[3] to x10

lw x10, 12(x15)

- 12 is the offset (in bytes, multiplication of 4)
- x15 is the base register (A[0])

from **x10** to A[3]

sw x10, 12(x15)

byte data transfer: Ib, sb

Ib need to extend sign bit (sign-extend)

store does not change other bytes

#### 1.2.3 Decision

- conditional branch: **beq** branck if equal, **bne** branch if not equal
- unconditional branch: j

#### blt rs1, rs2, label

branch when rs1 < rs2, use signed integers comparison

check out bounds, use unsigned comparison, negative number is always larger than positive number

#### bgeu rs1, rs2, OutofBound

compare **rs1** with **rs2** to tell whether **rs1**  $\in$   $[0, \mathbf{rs2}]$ 

### 1.2.4 Logical

- andi can be used for mask
- not is replaced by xor 11111111
- sll, srl shift and insert 0
- sra shift and insert sign bit

• left shift n bits is multiplying with  $2^n$ , right shift n bits for positive number is dividing by  $2^n$ , but not for negative number

# 1.3 Calling Function

- 1. put parameters in certain reg
- 2. transfer control to callee
- 3. acquire local resource
- 4. perform function task
- 5. store result in certain reg
- 6. return control to the caller

#### jal x1, label

jump and link, store the next pc to x1

PC = PC + imm

#### jalr x0, 0(x1)

jump back, (use **jr** as pseudo inst)

use stack to store the old values in regs

**sp** is stack pointer in **x2**, started from high to low

- push, decrease **sp**, and **sw**
- pop, **lw**, and increase **sp**

use stack to save certain regs

| Register    | ABI Name | Description                       | Saver  |
|-------------|----------|-----------------------------------|--------|
| <b>→</b> x0 | zero     | Hard-wired zero                   | _      |
| x1          | ra       | Return address                    | Caller |
| x2          | sp       | Stack pointer                     | Callee |
| x3          | gp       | Global pointer                    | _      |
| x4          | tp       | Thread pointer                    |        |
| x5          | t0       | Temporary/alternate link register | Caller |
| x6-7        | t1-2     | Temporaries                       | Caller |
| x8          | s0/fp    | Saved register/frame pointer      | Callee |
| x9          | s1       | Saved register                    | Callee |
| x10-11      | a0-1     | Function arguments/return values  | Caller |
| x12-17      | a2-7     | Function arguments                | Caller |
| x18-27      | s2-11    | Saved registers                   | Callee |
| x28-31      | t3-6     | Temporaries                       | Caller |

# **1.3.2 Memory**

- static: var declared once per program, global or constant, gp
- text segment: store the machine code
- stack: used during execution, save reg
- heap: save var dynamically declared by malloc

# 2 RISC-V ISA

RISC-V inst are 32 bits, comprised of different fields

• opcode: identify inst type

• rs2: source reg 2, always before rs1

rs1: source reg 1rd: destination reg

• **funct7+funct3**: combine with **opcode** to describe the specific operation

• imm" immediate number, at most 20 bits divided into different parts

### 2.1 R-format

reg-reg arithmetic operation

|         |     |     |     |    |         | 1    |
|---------|-----|-----|-----|----|---------|------|
| 000000  | rs2 | rs1 | 000 | rd | 0110011 | add  |
| 0100000 | rs2 | rs1 | 000 | rd | 0110011 | sub  |
| 0000000 | rs2 | rs1 | 001 | rd | 0110011 | sll  |
| 0000000 | rs2 | rs1 | 010 | rd | 0110011 | slt  |
| 0000000 | rs2 | rs1 | 011 | rd | 0110011 | sltu |
| 0000000 | rs2 | rs1 | 100 | rd | 0110011 | xor  |
| 0000000 | rs2 | rs1 | 101 | rd | 0110011 | srl  |
| 0100000 | rs2 | rs1 | 101 | rd | 0110011 | sra  |
| 0000000 | rs2 | rs1 | 110 | rd | 0110011 | or   |
| 0000000 | 252 | rs1 | 1/1 | rd | 0110011 | and  |
|         |     |     |     |    | ¥       | •    |

Different encoding in funct7 + funct3 selects different operations

### 2.2 I-format

reg-imm arithmetic operation & load

- 12 bits imm, signed, sign-extended to 32 bits
- srli, slli, only use 5 bits imm (32 bits reg), the lower 5 bits
- load inst use **funct3** to specify size and sign (sign not necessary for a word)

| -         | _         | 1 ^ |     |    |         |       |
|-----------|-----------|-----|-----|----|---------|-------|
| imm [1:   | imm[11:0] |     | 000 | rd | 0010011 | addi  |
| imm [1:   | 1:0]      | rs1 | 010 | rd | 0010011 | slti  |
| imm [1:   | 1:0]      | rs1 | 011 | rd | 0010011 | sltiu |
| imm [1:   | 1:0]      | rs1 | 100 | rd | 0010011 | xori  |
| imm [1:   | imm[11:0] |     | 110 | rd | 0010011 | ori   |
| imm [1:   | imm[11:0] |     | 111 | rd | 0010011 | andi  |
| 0000000   | shamt     | rs1 | 001 | rd | 0010011 | slli  |
| 900000    | shamt     | rs1 | 101 | rd | 0010011 | srli  |
| 01/00000  | shamt     | rs1 | 101 | rd | 0010011 | sraji |
|           |           |     |     |    |         |       |
| imm[1     | 1:0]      | rs1 | 000 | rd | 0000011 | 1b    |
| imm[11:0] |           | rs1 | 010 | rd | 0000011 | 1h    |
| imm[11:0] |           | rs1 | 011 | rd | 0000011 | lw    |
| imm[11:0] |           | rs1 | 100 | rd | 0000011 | lbu   |
| imm[1     | 1:0]      | rs1 | 110 | rd | 0000011 | lhu   |

### 2.3 S-format

store

replace **rd** with lower 5 bits of **imm** 

mem[rs1 + imm] = rs2

| Ir | nm [11:5] | rs2 | rs1 | 000 | imm[4:0] | 0100011 | sb |
|----|-----------|-----|-----|-----|----------|---------|----|
| In | nm [11:5] | rs2 | rs1 | 001 | imm[4:0] | 0100011 | sh |
| In | nm[11:5]  | rs2 | rs1 | 010 | imm[4:0] | 0100011 | sw |

### 2.4 B-format

branch, a variant of S-format, called SB-format before

**PC-Relative-Addr** use **imm** as PC offset, thus specify  $\pm 2^{11}$  unit, use 2 bytes as a unit (16 bits system), thus  $\pm 2^{10}$  inst,  $\pm 2^{12}$  bytes

|              |     |     | funct3 |              | opcode  | _    |
|--------------|-----|-----|--------|--------------|---------|------|
| imm[12 10:5] | rs2 | rs1 | 000    | imm [4:1 11] | 1100011 | BEQ  |
| imm[12 10:5] | rs2 | rs1 | 001    | imm[4:1 11]  | 1100011 | BNE  |
| imm[12 10:5] | rs2 | rs1 | 100    | imm[4:1 11]  | 1100011 | BLT  |
| imm[12 10:5] | rs2 | rs1 | 101    | imm[4:1 11]  | 1100011 | BGE  |
| imm[12 10:5] | rs2 | rs1 | 110    | imm[4:1 11]  | 1100011 | BLTU |
| imm[12 10:5] | rs2 | rs1 | 111    | imm[4:1 11]  | 1100011 | BGEU |

keeps imm construction similar to S-imm & I-imm, only need to move imm[11]



Upper bits sign-extended from inst[31] always

Only bit 7 of instruction changes role in immediate between S and B

#### 2.5 U-format

support for 20 bits imm

lui load imm to reg, auipc add imm to pc & store to reg

- create a 32 bits imm, write the upper 20 bits & clear lower 12 bits
- use **addi** to set lower 12 bits **why not ori?** (**ori** will use sign-extend too, it is wrong)
- **addi** is sign-extended to 32 bits, if sign bit of 12 bits is 1, need to add 1 to upper 20 bits (clear all the sign extension)



## 2.6 J-format

for jumps, a variant of U-format, called UJ-format before

- have a 20 bits imm, specify  $\pm 2^{19}$  units
- use 2 bytes as a unit,  $\pm 2^{18}$  inst,  $\pm 2^{20}$  bytes

#### Note

- jalr is I-format
- write PC + 4 to **rd** (x1)
- set PC = rs + imm
- imm is not unit of 2 bytes



# **3 Performance Metrics**

### 3.1 Execution Time

- Elapse Time: disk & mem access, I/O
- CPU Time: time spent by a program in CPU, including system & user
- User CPU Time: focus (Execution Time)

# 3.2 Clock Cycles

- clock rate: cycles per sc
- Execution Time = Clock Cyles  $\times$  Clock Cycle Time =  $\frac{\text{Clock Cyles}}{\text{Clock Rate}}$
- Clock Cycles = #Inst  $\times$  CPI

final measurement

Execution Time = 
$$\frac{\#\text{Inst} \times CPI}{\text{Clock Rate}}$$

- inc clock rate
- dec CPI
- reduce # Inst

### 3.3 Amdahl's Law

Speed up = 
$$\frac{\text{old Execution Time}}{\text{new Execution Time}}$$

if improve a fraction f by factor a

Speed up = 
$$\frac{1}{(1-f) + \frac{f}{a}}$$

• at most  $\frac{1}{1-f}$ 

# 4 Datapath

CPU is comprised of 3 parts

- Datapath: perform operation
- Control: tell datapath what to do
- Memory: store data & inst
- I/O: input & output

Basic Stages of Datapath

- 1. IF: inst fetch from inst memory
- 2. ID: inst decode (decode & read data from reg simultaneously, since inst fields are fixed)
- 3. EX: ALU
- 4. MEM: data memory access
- 5. WB: write back to reg



datapath elements

- reg:  $32 \times 32$  bits reg[0]  $\equiv 0$
- ullet pc: hold addr of current inst, the next will be PC+4 or jump
- mem: separate memory IMEM & DMEM, in case of conflict

# 4.1 Datapath Implement

pay attention to critical path timing

no pipeline for now

### 4.1.1 R-type

pc reg $\rightarrow$ IMEM $\rightarrow$ reg read $\rightarrow$ ALU $\rightarrow$ reg write



### 4.1.2 I-type

imm

pc reg→IMEM→reg read & imm gen + mux→ALU→reg write

- the second input of ALU (Reg[rs2]) use **imm** instead
- Imm Gen, sign-extend **imm** to 32 bits (copy lower 11 bits & repeat sign bit)



load

need the DMEM

pc reg $\rightarrow$ IMEM $\rightarrow$ reg read & imm gen + mux $\rightarrow$ ALU $\rightarrow$ DMEM load $\rightarrow$ mux $\rightarrow$ reg write



jalr

write PC + 4 to reg, PC = rs1 + imm

pc reg $\rightarrow$ IMEM $\rightarrow$ reg read + mux & imm gen + mux $\rightarrow$ ALU $\rightarrow$ mux



### 4.1.3 S-type

input more bits of inst into imm gen, only need to choose what is the lower 5 bits of imm



pc reg $\rightarrow$ IMEM $\rightarrow$ reg read & imm gen + mux $\rightarrow$ ALU $\rightarrow$ DMEM store



## 4.1.4 B-type

add a branch comp, decide pc taken or not

more complex imm, but only take lowest bit to replace the 12 bit (imm[11])



pc reg $\rightarrow$ IMEM $\rightarrow$ reg read + comp & imm gen + mux $\rightarrow$ ALU $\rightarrow$ mux



# 4.1.5 J-type

write PC+4 to reg, PC=PC+imm

no reg read ??

pc reg $\rightarrow$ IMEM $\rightarrow$ imm gen + mux $\rightarrow$ ALU $\rightarrow$ mux



### 4.1.6 U-type

lui

pc reg $\rightarrow$ IMEM $\rightarrow$ imm gen + mux $\rightarrow$ ALU $\rightarrow$ mux $\rightarrow$ reg wrtie



auipc

pc reg $\rightarrow$ IMEM $\rightarrow$ imm gen + mux $\rightarrow$ ALU $\rightarrow$ mux $\rightarrow$ reg write



# 4.1.7 Final Datapath



# 4.2 Clocking

- $T_{clk o Q}$ : time between clk & output Q (read out from reg)
- ullet  $T_{setup}$ : input need to change before clk comes (write into reg)
- $T_{CL}$ : combination logic
- $T_{skew}$ : clk will delay

$$T \ge T_{clk \to Q} + T_+ CL + T_{setup} + T_{skew}$$



#### 4.2.1 Critical Path

add



#### addi



sw



beq



Iw takes the longest, including IF, ID, ALU, MEM, WB

| Instr | IF = 200ps | ID = 100ps | ALU = 200ps | MEM=200ps | WB = 100ps | Total |
|-------|------------|------------|-------------|-----------|------------|-------|
| add   | Х          | Х          | Х           |           | Х          | 600ps |
| beq   | Х          | Х          | Х           |           |            | 500ps |
| jal   | Х          | Х          | Х           |           |            | 500ps |
| lw    | Х          | Х          | Х           | Х         | Х          | 800ps |
| sw    | Х          | Х          | Х           | Х         |            | 700ps |

# **5 Pipeline**

# **5.1 Performance**

**Iron Law** 

$$\frac{\mathrm{time}}{\mathrm{program}} = \frac{\mathrm{inst}}{\mathrm{program}} \times CPI \times \frac{\mathrm{time}}{\mathrm{cycle}}$$

- inst per program
  - o task
  - alg
  - language
  - o compiler
  - o ISA
- CPI
  - o ISA
  - CPU architecture (superscalar)
- time per cycle (CPU freq)
  - o tech
  - o power
  - CPU architecture

# **5.2 Pipeline**

term

• latency: # of pipeline stage

- throughput: work done in unit time
- execution time (response time): time between start & end of a task

#### intro

- does not help latency (execution time) of a single inst
- inc total throughput
- potential speedup  $\approx$  # pipeline stage
- inc clock rate (determined by the slowest stage)
- throughput is determined by clock cycle (clock rate)
- # of pipeline stage affect latency not throughput

add reg to datapath to store value



### 5.3 Hazard

#### 5.3.1 Structrual Hazard

multiple inst compete for one physical resource

- take in turns, add stall
- add more hardware

reg & mem: add more ports, read & write at the same time

#### 5.3.2 Data Hazard

data dependency

- reg: write & read to the same addr
  want Read After Write
- ALU result needed for following inst
  - insert stall (NOP)
  - o forwarding, need extra connection in datapath

lw can not forwarding, must insert a NOP, load delay slot

can re-schedule codes

#### 5.3.3 Control Hazard

branch prediction

# 6 Cache

- temporal locality: keep most access data close to CPU
- spatial locality: take data nearby at the same time

# 6.1 Direct Map

#### 6.1.1 Addr

each cache line contains

- block: store data
- valid bit: indicate whether is empty
- tag: for specify data



addr

- index: specify which row of cache line
- offset: specify which byte in the block
- tag: distinguish addr map into same index

$$\label{eq:lock} $$ \footnote{$\mathbb{Z}$} $$ \footnote$$

# **6.1.2 Accessing Cache**

term

• cache hit: block is valid and contains addr (not empty & same tag)

- · cache miss: empty or different tag
- block replacement: cache miss with wrong tag, fetch data from mem & replace old one

#### procedure

- 1. get tag, index, ofs from addr
- 2. use index find the block
- 3. valid or not
- 4. same tag or not
- 5. use ofs to find the byte

### 6.1.3 Write Policy

#### hit

- write through: update cache & mem
- write back: only update cache
  - o add dirty bit to cache line, dirty when is written
  - o when a dirty block is replaced, copy data back to mem

#### miss

- no write allocate: only write to mem, no need to find a block
- write allocate: find a block, fetch data in block, then write the block

#### 6.1.4 Block Size

larger block size

- pro
  - o spatial locality, more nearby
  - suitable for inst access
  - o suitable for sequential array access
- con
  - o larger miss penalty, load for a long time
  - when too large few blocks, inc miss rate, more conflict
  - less tag

# **6.2 Fully Associative**

no index, fill in block that is empty, compare tag with all blocks

- pro
  - o no conflict with the same index
  - o hard to implement



# 6.3 Type of Miss

**3C** 

- compulsory: access a empty block
  - o at least one compulsory miss for each block
- conflict: different addr map to same block (in direct map)
  - o bigger cache size (more blocks avoid same index)
  - o not occur in fully associative
- capacity: limited cache size (in fully associative)
  - o bigger cache size (more blocks to fill in)

### **6.4 Set Associative**

N-way set associative

index specify a set (a set with N blocks), compare tag with all blocks in a set

$$\# \text{ set} = \frac{\text{cache size}}{N \times \text{block size}}$$

procedure

- 1. get tag, index, ofs from addr
- 2. use index to find set
- 3. compare tag with all tag in the set
- 4 hit?
- 5. use ofs the find the byte

direct map with respect to set, fully associative with respect to N blocks in a set

- 1-way set associative: direct-map, # block set
- # block-way set associative: fully associative, 1 set



### **6.4.1 Replacement Policy**

for incoming block

- valid bit off? write to first invalid
- all are valid, need to pick one to replace

LRU

- replace the block least recently accessed
- pro
  - o temporal locality
- con
  - # bit of LRU is too much

FIFO & Random: easy

# **6.5 Performance**

average memory access time **AMAT** 

 $AMAT = \text{hit time} + \text{miss rate} \times \text{miss penalty}$ 

multi-level cache

lower level cache miss penalty is AMAT of higher level cache

6.6

#### Note

how to deal with 3KB cache?

- 4KB 4-way set associative, block size 128B
- 3 bits index, 7 bits offset
- discard  $4^{th}$  way, always reports miss & never receive data

### 6.6.1 Associativity

inc associativity

- pro
  - o eliminate conflicts
  - o suitable for multi-processor
- con
  - o each cache line need more bits for tag
  - o comparators hard to implement

### performance

- larger cache size
  - dec capacity & conflict miss
  - o inc hit time
- higher associativity
  - dec conflict miss
  - o inc hit time
- larger block size
  - dec compulsory & capacity miss
  - o inc conflict miss & miss penalty

# **7 VM**

#### term

page: block in VMpage fault: VM miss

Page Table: convert VA to PA

physical addr space is in DRAM, virtual addr space is imaginary (mapped to physical addr space)

### 7.1 Translation

- VA: VPN + offset
- Page Table Entry (PTE): extra bits + PPN
- PA: PPN + offset

#### extra bits:

- valid bit: page in main mem or not
- dirty bti: any word in page is written
- ref bit: set when a page is accessed, clear regularly by OS (for LRU)

#### **7.2 TLB**

addr translation is too slow, access PTE + access data

use TLB (cache) of Page Table in cache

use VA to access TLB & Page Table at the same time

- TLB entry = PTE
- fully associative

### 8 1/0

### 8.1 Communicate with CPU

- Polling
  - o I/O device place info in reg, OS check periodically
  - o simple to implement, less hardware support
  - o CPU controls
  - o consume CPU time
- Interrupt
  - o I/O device interrupt CPU, tells about the event & who
  - o asynchronous
  - have different priority
  - o need more wire connect to other input
  - only halt during actual transfer, use less time
  - software overhead
- DMA
  - without CPU intervention
  - o use a DMA controller
  - o notify CPU when transfer is done

# 9 Parallelism

- SISD: normal
- SIMD: processing graph
- MIMD: multiple inst for multiple data
- MISD: no used

### **9.1 SIMD**

data parallelism, multiple data streams

vector operation

### **9.2 MIMD**

Improve Performance

- inc clock rate
- lower CPI (SIMD??)

- · perform multiple task
  - o multiple CPU

#### multicore

- separate datapath, L1 & L2 cache
- shared DRAM & L3 cache
- used by job parallelism or partition of a work

#### thread parallelism

#### multithreading

- two copies of PC & reg in a core
- activate a thread when cache miss, switch out for other task

# 9.3 Shared Memory Processor

all multicore are SMP

#### 9.3.1 Coherence

state of the block

- shared: up-to-date, other caches have a copy
- modified: up-to-date, dirty, no other cache has a copy, OK to write, memory out-of-date
- exclusive: up-to-date, no other cache has a copy, OK to write, memory up-to-date
- owned: up-to-date, other caches have a copy (in share state)
  - o broadcast changes (including dirty data) to all other caches sharing the same block
  - change to modified or shared (by copy back)
- invalid: not in cache

# 10 Arm

- ARM kernel work mode
  - 用户模式(user):正常程序执行模式
  - o 快速中断模式 (FIQ):高优先级的中断产生会进入该种模式,用于高速通道传输;
  - o 外部中断模式(IRQ):低优先级中断产生会进入该模式,用于普通的中断处理;
  - o 特权模式 (Supervisor):复位和软中断指令会进入该模式;
  - o 数据访问中止模式(Abort): 当存储异常时会进入该模式;
  - o 未定义指令中止模式(Undefined):执行未定义指令会进入该模式;
  - o 系统模式(System):用于运行特权级操作系统任务;
  - o 监控模式 (Monitor): 可以在安全模式和非安全模式之间切换;
- ARM inst set
  - o ARM指令集
  - o Thumb指令集
  - o Thumb-2指令集
- ARM micro-architecture
  - o ARM处理器内核 ( Processor Core)
  - o ARM处理器 (Processor)
  - o 基于ARM架构处理器的片上系统 (SoC)

## **Review**

- 1. machine language & asm
- 2. compiler opt & perform
- 3. pipeline design
- 4. cache
- 5. I/O
- 6. **VM**
- 7. multiprocessor (online)

# **Performance metrics**

- latency
- throughput
- elapsed time
- CPU time

# **Clock Cycles**

calculate cycle time & freq

CPI: compare implementation of the same ISA

use CPI to calculate execution time

improve performance is an art of balance, cannot increase all

# **Software & ISA**

conversion between C & asm

how memory allocate for program

inst type R, I, S, B, U, J

### **Processor**

basic RISC-V32I has 47 inst

control: no state if no pipeline

datapath: use mux to solve port conflict

相关性??? the same reg used at the same time

### **Pipeline**

- inc throughput
- cannot dec latency of a inst

pipeline hazard

- 1. structural: need in multiple states
- 2. data: data dependency, need to wait for completion
- 3. control hazard: pccur in branch

forwarding

# Cache

hit rate

miss rate

miss penalty with several level

miss penalty = higher level access time + time to lower level + cache replacement / forward to processor

### type

- direction map
- set asso
- full asso

calculation of tag, index, offset

# replacement method

• direct map

use index

set asso

random

LRU

**FIFO** 

second order effect, only happen when miss

### **3C**

1. compulsory

when starts

2. capacity

too small to hold all data

3. conflict

not occur in full asso

collision due to block replacement

# write policy

- 1. write through
- 2. write back
- 3. no write allocation
- 4. write allocate

### cache metric

#### **AMAT**

calculation formula for several level

- AMAT = hit time + miss rate \* miss penalty
- higher level miss penalty is the AMAT of lower level

### **VM**

each program think there is enough space, starts from 0 (actually starts from 0 in TLB)

- DRAM is cache for disk
- DRAM is physical addr space, use PA to access
- page table use VA to translate to PA

#### term

page

unit of data betwenn disk & DRAM

- page fault VM miss
- valid page

can access

#### **TLB**

cache for page table (in DRAM), store in cache