## 集成电路原理与设计

谭志超,赵梦恋 2022年5月

## Exercise 7

7-1 Consider a 5 mm-long, 4  $\lambda$ -wide metal2 wire in a 0.6  $\mu$ m process. The sheet resistance is 0.08  $\Omega/\Box$  and the capacitance is 0.2 fF/ $\mu$ m. Construct 3-segment L-model and 3-segment  $\pi$ -model for the wire. (Please present models and calculate delay).

## **Answer**

$$R = R_{\square} \frac{l}{w}$$

The wire width is  $1.2\mu m$  so the wire is  $5000\mu m/1.2\mu m=4167$  squares in length So, the total resistance is  $(0.08 \ \Omega/\text{sq}) \times 4167 \ \text{sq}) = 333 \ \Omega$  The total capacitance is  $(0.2 \ \text{fF}/\mu m) \times 5000\mu m) = 1 \ \text{pF}$ 



3-segment L-model

$$\tau = C_1 R_1 + C_2 (R_1 + R_2) + C_3 (R_1 + R_2 + R_3) = 2.22 \times 10^{-10} s$$





3-segment  $\pi$ -model

$$\tau = C_2 R_1 + C_3 (R_1 + R_2) + C_4 (R_1 + R_2 + R_3) = 1.67 \times 10^{-10} s$$

7-2 Assume an inverter is designed with a PMOS/NMOS ratio of 3.6 and the NMOS transistor is minimum size. (W = 0.375 $\mu$ m, L = 0.25 $\mu$ m, W/L = 1.5). VM=1.25V, VDD=2.5V. Please describe the voltage transfer characteristic and noise margins of CMOS inverter. (use  $V_{IL}$ ,  $V_{IH}$ ,  $NM_H$ ,  $NM_L$  and g). The parameters shown in table 7.1.

 $V_{DSAT}$ K λ  $(\mu A/V^2)$ **NMOS** 0.7 0.45 0.83 134 0.1 **PMOS** -0.8 -0.4-50 -0.2-1

## Answer

$$I_{D}(V_{M}) = K_{N}(\frac{W}{L})_{N}(V_{GS} - V_{THN})^{2}(1 + \lambda_{n}V_{M}) = 68.4 \times 10^{-6}A$$

$$g = \frac{-1}{I_{D}(V_{M})} \times \frac{k_{n} \frac{W}{l_{n}} V_{DSATn} + k_{p} \frac{W}{l_{p}} V_{DSATp}}{\lambda_{n} - \lambda_{p}} = -24.93$$

$$V_{IH} = V_{M} - \frac{V_{M}}{g} = 1.3$$

$$V_{IL} = V_{M} + \frac{V_{DD} - V_{M}}{g} = 1.2$$

$$NM_{H} = V_{DD} - V_{IH} = 1.2$$

$$NM_{L} = V_{IL} = 1.2$$