```
module ControlOld(opcode, ALUSrc, ALUOp, RegDst, MemWrite, MemRead, Beq, Bne, Jump, MemToReg, RegWrite);
input [5:0] opcode; // 6-bit operation code
output reg ALUSrc, RegDst, MemWrite, MemRead, Beq, Bne, Jump, MemToReg, RegWrite; // Output control lines
output reg [1:0] ALUOp; // 2-bit intermediate output for controlling ALU
//sw; 01 = beq; 10 = arithmetic; 11 = Jump; 00 = lw
always @(*) begin
ALUSrc = 0; RegDst = 0; MemWrite = 0; MemRead = 0; Beq = 0; Bne = 0; Jump = 0; MemToReg = 0; RegWrite = 0;
case (opcode)
6'b 000101: begin//bne
   ALUOp = 2'b 01;
    Bne = 1;
   end
6'b 000100: //beq
   begin
    ALUOp = 2'b 01;
    Beq = 1;
   end
6'b 100011: begin//lw
    ALUOp = 2'b 00;
    ALUSrc = 1; MemToReg = 1; RegWrite = 1; MemRead = 1;
   end
6'b 000010: begin//j
    ALUOp = 2'b 11;
    Jump = 1;
   end
6'b 000000: //r-type
  begin
    ALUOp = 2'b 10;
    RegDst = 1; RegWrite = 1;
   end
6'b 101011: begin //sw
    ALUOp = 2'b 00;
    ALUSrc = 1; MemWrite = 1;
   end
endcase
end
endmodule
```

Test Bench

```
The second of the control of the con
```

## Output

module OldControl\_tb();

```
# run 1000ns
opcode = 000000, ALUSrc = 0, ALUOp = 10, RegDst = 1, MemWrite = 0, MemRead = 0, Beq = 0, Bne = 0, Jump = 0, MemToReg = 0, RegWrite = 1
opcode = 100011, ALUSrc = 1, ALUOp = 00, RegDst = 0, MemWrite = 0, MemRead = 1, Beq = 0, Bne = 0, Jump = 0, MemToReg = 1, RegWrite = 1
opcode = 101011, ALUSrc = 1, ALUOp = 00, RegDst = 0, MemWrite = 1, MemRead = 0, Beq = 0, Bne = 0, Jump = 0, MemToReg = 0, RegWrite = 0
opcode = 000100, ALUSrc = 0, ALUOp = 01, RegDst = 0, MemWrite = 0, MemRead = 0, Beq = 1, Bne = 0, Jump = 0, MemToReg = 0, RegWrite = 0
opcode = 000101, ALUSrc = 0, ALUOp = 01, RegDst = 0, MemWrite = 0, MemRead = 0, Beq = 0, Bne = 1, Jump = 0, MemToReg = 0, RegWrite = 0
opcode = 000101, ALUSrc = 0, ALUOp = 11, RegDst = 0, MemWrite = 0, MemRead = 0, Beq = 0, Bne = 0, Jump = 1, MemToReg = 0, RegWrite = 0
opcode = 111111, ALUSrc = 0, ALUOp = 11, RegDst = 0, MemWrite = 0, MemRead = 0, Beq = 0, Bne = 0, Jump = 0, MemToReg = 0, RegWrite = 0
```

### Waveform



#### Test Bench

```
module AluOpTestBench();
reg [1:0] ALUOp_t;
reg [5:0] Funct_t;
wire [2:0] ALUControl_t;
ALUOpToALUControl my op(ALUOp t, Funct t, ALUControl t);
 initial
 begin
    ALUOp t <= 2'b 00; Funct t <= 6'b 010101;
    #1 $display ( "ALUOp = %b, Funct = %b, ALUControl = %b", ALUOp_t, Funct_t, ALUControl_t);
        ALUOp_t <= 2'b 01; Funct_t <= 6'b 010101;
    #1 $display ( "ALUOp = %b, Funct = %b, ALUControl = %b", ALUOp_t, Funct_t, ALUControl_t);
    ALUOp t <= 2'b 10; Funct t <= 6'b 100000;
    #1 $display ( "ALUOp = %b, Funct = %b, ALUControl = %b", ALUOp_t, Funct_t, ALUControl_t);
        ALUOp_t <= 2'b 10; Funct_t <= 6'b 100010;
    #1 $display ( "ALUOp = %b, Funct = %b, ALUControl = %b", ALUOp_t, Funct_t, ALUControl_t);
        ALUOp_t <= 2'b 10; Funct_t <= 6'b 100100;
    #1 $display ( "ALUOp = %b, Funct = %b, ALUControl = %b", ALUOp_t, Funct_t, ALUControl_t);
        ALUOp t <= 2'b 10; Funct t <= 6'b 100101;
    #1 $display ( "ALUOp = %b, Funct = %b, ALUControl = %b", ALUOp t, Funct t, ALUControl t);
        ALUOp_t <= 2'b 10; Funct_t <= 6'b 101010;
    #1 $display ( "ALUOp = %b, Funct = %b, ALUControl = %b", ALUOp_t, Funct_t, ALUControl_t);
 end
endmodule
```

# Output

```
ALUOp = 00, Funct = 010101, ALUControl = 010

ALUOp = 01, Funct = 010101, ALUControl = 110

ALUOp = 10, Funct = 100000, ALUControl = 010

ALUOp = 10, Funct = 100010, ALUControl = 110

ALUOp = 10, Funct = 100100, ALUControl = 000

ALUOp = 10, Funct = 100101, ALUControl = 001

ALUOp = 10, Funct = 101010, ALUControl = 111
```

## Waveform



```
module RegisterFile(ReadRegister1, ReadRegister2, WriteRegister, WriteData, RegWrite, Clk, ReadData1, ReadData2);
input [4:0] ReadRegister1, ReadRegister2; // Two registers to be read
input [4:0] WriteRegister; // Register address to write into
input [31:0] WriteData; // Data to be written into WriteRegister
input RegWrite; // RegWrite control signal. Data is written only whenthis signal is enabled
output [31:0] ReadData1, ReadData2;
input Clk;
reg [31:0] ReadData1, ReadData2;
reg [31:0] iamReg[0:31];
initial begin
       iamReg[8]=32'h FFFFFFF;
        iamReg[2]=32'h 00000000;
        iamReg[16]=32'h F0F0F0F0;
        iamReg[9]=32'h 0F0F0F0F;
end
always @(Clk) begin
   if(RegWrite) begin
       iamReg[WriteRegister] = WriteData ;
    assign ReadData1 = iamReg[ReadRegister1] ;
    assign ReadData2 = iamReg[ReadRegister2] ;
end
```

endmodule

**Test Bench** 

```
module problem_c_tb();
 reg [4:0] ReadRegister1_t, ReadRegister2_t;
 reg [4:0] WriteRegister t;
                                                                                   // Register address to write into
 reg [31:0] WriteData t;
                                                                                           // Data to be written into WriteRegister
 reg RegWrite t;
                                                                                                   // RegWrite control signal. Data is written only when this signal is enabled
 reg Clk_t;
 wire [31:0] ReadData1_t, ReadData2_t;
 RegisterFile register(ReadRegister1_t, ReadRegister2_t, WriteRegister_t, WriteData_t, RegWrite_t, Clk_t, ReadData1_t, ReadData2_t);
 initial begin
 Clk_t<=1'b0; ReadRegister1_t<=5'd2; ReadRegister2_t<=5'd8; WriteRegister_t<=5'd8; WriteData_t<=32'd55; RegWrite_t<=1;
 #1 $display("ReadRegister1 = %d, ReadRegister2 = %d, WriteRegister = %d, WriteData = %d, RegWrite = %d, Clk_t = %b, ReadData1 = %d, ReadD
 Clk_t<=1'b1; ReadRegister1_t<=5'd2; ReadRegister2_t<=5'd8; WriteRegister_t<=5'd0; WriteData_t<=32'd55; RegWrite_t<=1;
 #1 $display("ReadRegister1 = %d, ReadRegister2 = %d, WriteRegister = %d, WriteData = %d, RegWrite = %d, Clk t = %b, ReadData1 = %d, ReadD
 Clk_t<=1'b0; ReadRegister1_t<=5'd8; ReadRegister2_t<=5'd9; WriteRegister_t<=5'd4; WriteData_t<=32'd6444; RegWrite_t<=1;
 #1 $display("ReadRegister1 = %d, ReadRegister2 = %d, WriteRegister = %d, WriteData = %d, RegWrite =%d, Clk_t = %b, ReadData1 = %d, ReadD
 Clk_t<=1'b1; ReadRegister1_t<=5'd8; ReadRegister2_t<=5'd9; WriteRegister_t<=5'd4; WriteData_t<=32'd6444; RegWrite_t<=1;
 #1 $display("ReadRegister1 = %d, ReadRegister2 = %d, WriteRegister = %d, WriteData = %d, RegWrite = %d, Clk t = %b, ReadData1 = %d, ReadD
 Clk t<=1'b0; ReadRegister1 t<=5'd9; ReadRegister2 t<=5'd16; WriteRegister t<=5'd0; WriteData t<=32'd0; RegWrite t<=0;
 #1 $display("ReadRegister1 = %d, ReadRegister2 = %d, WriteRegister = %d, WriteData = %d, RegWrite = %d, Clk t = %b, ReadData1 = %d, ReadD
 Clk_t<=1'b1; ReadRegister1_t<=5'd9; ReadRegister2_t<=5'd16; WriteRegister_t<=5'd0; WriteData_t<=32'd0; RegWrite_t<=0;
 #1 $display("ReadRegister1 = %d, ReadRegister2 = %d, WriteRegister = %d, WriteData = %d, RegWrite = %d, Clk t = %b, ReadData1 = %d, ReadD
Output
 ReadRegister1 = 2, ReadRegister2 = 8, WriteRegister = 5, WriteData =
                                                                                                                                    55, RegWrite =1, Clk_t = 0, ReadData1 = 55, RegWrite =1, Clk t = 1, ReadData1 =

    ReadData2 = 4294967295

 ReadRegister1 = 2, ReadRegister2 = 8, WriteRegister = 0, WriteData =
                                                                                                                                                                                                                     0, ReadData2 = 4294967295
 ReadRegister1 = 8, ReadRegister2 = 9, WriteRegister = 4, WriteData =
                                                                                                                                  6444, RegWrite =1, Clk_t = 0, ReadData1 = 4294967295, ReadData2 = 252645135
ReadRegister1 = 8, ReadRegister2 = 9, WriteRegister = 4, WriteData = ReadRegister1 = 9, ReadRegister2 = 16, WriteRegister = 0, WriteData = ReadRegister1 = 9, ReadRegister2 = 16, WriteRegister = 0, WriteData = ReadRegister1 = 9, ReadRegister2 = 16, WriteRegister = 0, WriteData = ReadRegister3 = 16, WriteRegister3 = 16, Writ
                                                                                                                                 6444, RegWrite =1, Clk_t = 1, ReadData1 = 4294967295, ReadData2 = 252645135

0, RegWrite =0, Clk_t = 0, ReadData1 = 252645135, ReadData2 = 4042322160

0, RegWrite =0, Clk_t = 1, ReadData1 = 252645135, ReadData2 = 4042322160
```

## Waveform



```
module DataMemory(Address, WriteData, MemRead, MemWrite, Clk,ReadData);
    input [6:0] Address; // 7-bit address to memory.
    input [31:0] WriteData; // Data to be written into WriteRegister
    input MemRead; // Data in memory location Address is read if thiscontrol is set
    input MemWrite; // WriteData is written in Address during positiveclock edge if this control is set
     output [31:0] ReadData; // Value read from memory location Address
     reg [31:0] ReadData;
    input Clk:
    reg [255:0] memFile[31:0];
0
    initial @(Clk) begin
       memFile[0] <= 10;
0
0
0
    always @(*) begin
         if (MemRead) begin
0
              assign ReadData = memFile[Address];
         end
         if (MemWrite) begin
             memFile[Address] = WriteData;
         end
     end
     endmodule
module DataMemory_tb();
                        // 7-bit address to memory.
reg [6:0] Address_t;
reg [31:0] WriteData_t; // Data to be written into WriteRegister
reg MemRead_t;
                        // Data in memory location Address is read if this control is set
                    // WriteData is written in Address during positive clock edge if this control is set
reg MemWrite t;
wire [31:0] ReadData t; // Value read from memory location Address
DataMemory dmem(Address_t, WriteData_t, MemRead_t, MemWrite_t, Clk_t, ReadData_t);
    Address_t <= 7'd 2; WriteData_t <= 32'd 1000; MemRead_t <= 1; MemWrite_t <= 0; Clk_t <= 0;
    #1 $display ("Address = %d, WriteData = %d, MemRead = %d, MemWrite = %d, Clk = %d, ReadData = %d", Address t, WriteData t, MemRead t,
    Address_t <= 7'd 2; WriteData_t <= 32'd 1000; MemRead_t <= 0; MemWrite_t <= 0; Clk_t <= 1;
    #1 $display ("Address = %d, WriteData = %d, MemRead = %d, MemWrite = %d, Clk = %d, ReadData = %d", Address t, WriteData t, MemRead t,
```

Address\_t <= 7'd 2; WriteData\_t <= 32'd 1000; MemRead\_t <= 0; MemWrite\_t <= 1; Clk\_t <= 0; #1 \$display ("Address = %d, WriteData = %d, MemRead = %d, MemWrite = %d, Clk = %d, ReadData = %d", Address t, WriteData t, MemRead t,

Address\_t <= 7'd 2; WriteData\_t <= 32'd 1000; MemRead\_t <= 0; MemWrite\_t <= 1; Clk\_t <= 1; #1 \$display ("Address = %d, WriteData = %d, MemRead = %d, MemWrite = %d, Clk = %d, ReadData = %d", Address\_t, WriteData\_t, MemRead\_t,

Address\_t <= 7'd 8; WriteData\_t <= 32'd 1000; MemRead\_t <= 1; MemWrite\_t <= 0; Clk\_t <= 0; #1 \$display ("Address = %d, WriteData = %d, MemRead\_t, MemRead\_

#1 Sdisplay ("Address = %d, WriteData =%d, MemRead =%d, MemWrite = %d, Clk = %d, ReadData = %d", Address\_t, WriteData\_t, MemRead\_t,

#1 \$display ("Address = %d, WriteData = %d, MemRead = %d, MemWrite = %d, Clk = %d, ReadData = %d", Address\_t, WriteData\_t, MemRead\_t,
Address\_t <= 7'd 9; WriteData\_t <= 32'd 1000; MemRead\_t <= 0; MemWrite\_t <= 0; Clk\_t <= 1;
#1 \$display ("Address = %d, WriteData\_t = %d, MemRead\_t <= 0, MemWrite = %d, ReadData = %d", Address t, WriteData\_t, MemRead\_t,

Address\_t <= 7'd 8; WriteData\_t <= 32'd 1000; MemRead\_t <= 1; MemWrite\_t <= 0; Clk\_t <= 1;

end endmodule

```
Address = 2, WriteData =
                              1000, MemRead =1, MemWrite = 0, Clk = 0, ReadData =
                                                                                          х
Address = 2, WriteData =
                               1000, MemRead =0, MemWrite = 0, Clk = 1, ReadData =
                                                                                          х
                               1000, MemRead =0, MemWrite = 1, Clk = 0, ReadData =
Address = 2, WriteData =
                                                                                       1000
Address = 2, WriteData =
                               1000, MemRead =0, MemWrite = 1, Clk = 1, ReadData =
                                                                                       1000
                               1000, MemRead =1, MemWrite = 0, Clk = 0, ReadData =
Address = 8, WriteData =
                                                                                          х
                               1000, MemRead =1, MemWrite = 0, Clk = 1, ReadData =
Address = 8, WriteData =
                                                                                          х
Address = 8, WriteData =
                               1000, MemRead =0, MemWrite = 0, Clk = 0, ReadData =
                                                                                          х
Address = 9, WriteData =
                               1000, MemRead =0, MemWrite = 0, Clk = 1, ReadData =
                                                                                          х
```



endmodule

```
module Control tb();
                                                                                                   // 6-bit operation code
    reg [5:0] opcode_t;
   reg [5:0] funct_t;
                                                                                                         // 6-bit function code from the instruction
                                                                                                                                    // least significant 6 bits of an instruction
   wire ALUSrc_t, RegDst_t, MemWrite_t, MemRead_t, Beq_t, Bne_t, Jump_t, MemToReg_t, RegWrite_t; // Output control lines
   wire [2:0] ALUControl_t; // 3-bit control for the ALU that specifies the operation
   Control Control1(opcode_t, funct_t, ALUSrc_t, RegDst_t, MemWrite_t, MemRead_t, Beq_t, Bne_t, Jump_t, MemToReg_t, RegWrite_t, ALUControl_t);
       initial
       begin
                   opcode_t <= 6'b 000000; funct_t <= 6'b 010101;
                   #1 $display ("opcode = %b, funct=%b, ALUSrc=%b, RegDst=%b, MemWrite=%b, MemRead=%b, Beq=%b, Bne=%b, Jump=%b, MemToReg=%b, RegWrite=%b, A
                   opcode_t <= 6'b 100011; funct_t <= 6'b 010101;
                   #1 $display ("opcode = %b, funct=%b, ALUSrc=%b, RegDst=%b, MemWrite=%b, MemRead=%b, Beq=%b, Bne=%b, Jump=%b, MemToReg=%b, RegWrite=%b, Alusrc=%b, Alusrc=%
                   opcode_t <= 6'b 101011; funct_t <= 6'b 100000;
                   #1 $display ("opcode = %b, funct=%b, ALUSrc=%b, RegDst=%b, MemWrite=%b, MemRead=%b, Beq=%b, Bne=%b, Jump=%b, MemToReg=%b, RegWrite=%b, ALUSrc=%b, ALUSrc=%
                   opcode_t <= 6'b 000100; funct_t <= 6'b 100010;
                   #1 $display ("opcode = %b, funct=%b, ALUSrc=%b, RegDst=%b, MemWrite=%b, MemRead=%b, Beq=%b, Bne=%b, Jump=%b, MemToReg=%b, RegWrite=%b, ALUSrc=%b, ALUSrc=%b, MemToReg=%b, RegWrite=%b, ALUSrc=%b, ALUSrc=%b, MemToReg=%b, MemToReg=%b, MemToReg=%b, ALUSrc=%b, MemToReg=%b, MemToReg=%b, ALUSrc=%b, MemToReg=%b, MemToReg=%b,
                   opcode t <= 6'b 000101; funct t <= 6'b 100100;
                   #1 $display ("opcode = %b, funct=%b, ALUSrc=%b, ReqDst=%b, MemWrite=%b, MemRead=%b, Beq=%b, Bne=%b, Jump=%b, MemToReq=%b, ReqWrite=%b, Alusrc=%b, Alusrc=%b, ReqDst=%b, MemRead=%b, Beq=%b, Bne=%b, Jump=%b, MemToReq=%b, ReqWrite=%b, Alusrc=%b, ReqDst=%b, RedDst=%b, 
                   opcode t <= 6'b 000010: funct t <= 6'b 0100101:
                   #1 $display ("opcode = %b, funct=%b, ALUSrc=%b, RegDst=%b, MemWrite=%b, MemRead=%b, Beq=%b, Bne=%b, Jump=%b, MemToReg=%b, RegWrite=%b, Alusrc=%b, Alusrc=%b, Alusrc=%b, Alusrc=%b, Alusrc=%b, Alusrc=%b, MemWrite=%b, MemRead=%b, Beq=%b, Bne=%b, Jump=%b, MemToReg=%b, RegWrite=%b, Alusrc=%b, Alusrc=%b
                   opcode t <= 6'b 000000; funct t <= 6'b 101010;
                   #1 $display ("opcode = %b, funct=%b, ALUSrc=%b, RegDst=%b, MemWrite=%b, MemRead=%b, Beq=%b, Bne=%b, Jump=%b, MemToReg=%b, RegWrite=%b, AL
opcode = 000000, funct=010101, ALUSrc=0, RegDst=1, MemWrite=0, MemRead=0, Beq=0, Bne=0, Jump=0, MemToReg=0, RegWrite=1, ALUControl=001
opcode = 100011, funct=010101, ALUSrc=1, RegDst=0, MemWrite=0, MemRead=1, Beq=0, Bne=0, Jump=0, MemToReg=1, RegWrite=1, ALUControl=010
opcode = 101011, funct=100000, ALUSrc=1, RegDst=0, MemWrite=1, MemRead=0, Beq=0, Bne=0, Jump=0, MemToReg=0, RegWrite=0, ALUControl=010
opcode = 000100, funct=100010, ALUSrc=0, RegDst=0, MemWrite=0, MemRead=0, Beq=1, Bne=0, Jump=0, MemToReg=0, RegWrite=0, ALUControl=110
opcode = 000101, funct=100100, ALUSrc=0, RegDst=0, MemWrite=0, MemRead=0, Beq=0, Bne=1, Jump=0, MemToReg=0, RegWrite=0, ALUControl=110
opcode = 000010, funct=100101, ALUSrc=0, RegDst=0, MemNrite=0, MemRead=0, Beq=0, Bne=0, Jump=1, MemToReg=0, RegWrite=0, ALUControl=101
opcode = 000000, funct=101010, ALUSrc=0, RegDst=1, MemWrite=0, MemRead=0, Beq=0, Bne=0, Jump=0, MemToReg=0, RegWrite=1, ALUControl=111
                                                                                                                                                                                                                                    ns |2 ns |4 ns |6 ns |8 ns |10 ns |12 n

    ■    ■ opcode_t[5:0]

                                                                                                      000000
                                                                                                                                                                                                                                         000 (100011 (101011 (000100 (000101 (000010)
  010101
                                                                                                                                                                                                                                        010101
                                                                                                                                                                                                                                                                                 X100000 X100010 X100100 X100101
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 101010
           ₩ ALUSrc t
             RegDst_t
            MemWrite t
                                                                                                    0
             MemRead_t
            l⊪ Bea t
                                                                                                    0
             ⊮ Bne_t
            ₩ Jump t
            ₩ MemToReg_t
           RegWrite_t
     ALUControl_t[2:0]
                                                                                                                                                                                                                                                                                                                                                                  101
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         111
```