### **ELEC 374**

# Digital Systems Engineering

**Winter 2017** 

Iman Faraji

Course web site

https://onq.queensu.ca/d2l/le/calendar/95107

### **Course Administration**

Instructor: Iman Faraji (WLH-706)

Email: < i.faraji@queensu.ca>

Office hours: WLH-706 Thursdays 5:30 pm to 6:30 pm

Office Hours: WLH-706
TAs:
Chaoyu (Patrick) Wu < <a href="mailto:14cw16@queensu.ca">14cw16@queensu.ca</a> Office Hours: WLH-706

Thursdays 3:00 pm to 4:00 pm

Priya Balasubramaniam < 16rb25@queensu.ca> Office Hours: WLH-706

Wednesday 11:00 am to 12 pm

Nicholas Petrelli < 13np8@queensu.ca>

Chris Cartwright < < 0cc 22 @ queensu.ca >

Ryan Dick < 12rjd6@queensu.ca>

- Lectures Section 001 (Miller 210): Mondays 2:30 3:30pm, Tuesday 4:30 5:30pm, and Thursdays 3:30 4:30pm
- Lectures Section 004 (Jeffery 225): Mondays 1:30 2:30pm, Wednesdays 12:30 1:30pm, and Thursdays 10:30 11:30pm
- Tutorials (Walter Light 210): Wednesdays 3:30 4:30pm there will be 6 tutorials –
   4 quizzes will be held in the tutorials

- Labs for Section 001 (BMH-314): Monday 8:30am 11:30 am, starting week 3
   Students that are enrolled in Section 001 can only participate this lab\*
- Labs for Section 004 (BMH-214): Tuesday 6:30pm 9:30 pm, starting week 3
   Students that are enrolled in Section 003 can only participate this lab\*

   \*Conditions may apply
- Problem Sets: 6 sets; no marking
- Quizzes: 4 quizzes, tentatively set for week 4, 7/8, 10/11 and 12
- Prerequisites: ELEC-271, ELEC-274 and ELEC-252 or with instructor permission

## **Course Administration (Cont'd)**

- Textbook: Course Reader (required) available at campus bookstore.
- Lecture slides: will be available on the course website as the term progresses. You should use them as an aid to note taking in class and for studying, but you should not see them as a substitute for attending the lectures. Additional course material and examples will be covered in the lectures, therefore attendance and active class participation is highly recommended.

### ° Grading:

Labs
 25% plus up to 5% bonus

Machine Problems: 10%

• Quizzes 20% (or 10%) - 4 quizzes, 5% (or 2.5%) each

• Final Exam 45% (or 55%)

Quizzes and final exam together is worth 65% of the course grade: quizzes 20% and final 45%, or quizzes 10% and final 55%, whichever yields the better result.

### **Course Outline**

- High-performance logic design for arithmetic circuits
- Hardware description languages (VHDL, Verilog)
- GPU architectures and computing
- Fault testing, design for testability, built-in self-test, memory testing, and boundary-scan architecture
- Asynchronous digital systems design
- Static, dynamic, and read-mostly memory system design
- Computer bus protocols and standard I/O interfaces (PCI, PCIe, QPI, HyperTransport, InfiniBand, NVLink, USB, etc.)
- ° Mass storage technologies
- The course is supplemented by a term-length CPU design project that allows students to become proficient with Field Programmable Gate Array (FPGA) devices and associated CAD tools. Students will also work with a 4-node GPU cluster, consisting of NVIDIA Tesla C2075 cards, for their GPU computing.

# ELEC 374 Digital Systems Engineering Winter 2017

**Computer Arithmetic** 

#### **Outline**

- Addition/Subtraction (HA, FA, RCA, serial, CLA, Carry-Select, memory-based)
- Multiplication
  - of positive numbers (array multipliers, sequential multipliers)
  - of Signed-operand (Booth algorithm)
  - Fast multiplication
    - Bit-pair recoding of multipliers, Carry Save addition of summands
    - Other methods: Table lookup, memory-based
- Division
  - Integer Division (Restoring and non-restoring algorithms, array division)
  - Division by Convergence
- Floating-point numbers and operations
  - Errors in floating-point representation
  - IEEE-754 floating-point standard
  - Implementing floating-point operations

References: Hamacher et al., Cavanagh (Part I); as well as Murdocca, and Heuring (ch. 2), and Parhami

## **Addition/Subtraction**

Half-adder (binary addition)

| V          | 0         | 0          | 4      | 1          |
|------------|-----------|------------|--------|------------|
| X          | U         | U          | ı      |            |
| <u>+ y</u> | <u>+0</u> | <u>+ 1</u> | +0     | <u>+ 1</u> |
| c s        | 0 0       | 0 1        | 0 1    | 1 0        |
| Carry L    | Sum F     | our po     | ssible | cases      |

| x y | Carry<br>c | Sum<br>s |
|-----|------------|----------|
| 0 0 | 0          | 0        |
| 0 1 | 0          | 1        |
| 1 0 | 0          | 1        |
| 1 1 | 1          | 0        |
| 0 1 | 0          | 1        |

$$c = xy$$
$$s = x \oplus y$$







Graphical symbol

#### ° Full-adder

| c <sub>i</sub> | Χį     | y <sub>i</sub> | C <sub>i + 1</sub> | Sj     |
|----------------|--------|----------------|--------------------|--------|
| 0              | 0      | 0              | 0                  | 0      |
| 0              | 0<br>1 | 1<br>0         | 0<br>0             | 1<br>1 |
| 0              | 1      | 1              | 1                  | 0      |
| 1              | 0      | 0              | 0                  | 1      |
| 1              | 0      | 1              | 1                  | 0      |
| 1              | 1      | 0              | 1                  | 0      |
| 1              | 1      | 1              | 1                  | 1      |



$$c_{i+1} = x_i y_i + x_i c_i + y_i c_i$$





## ° Full-adder (cont'd)

| c <sub>i</sub> | Χį | Уi | c <sub>i + 1</sub> | Sj |
|----------------|----|----|--------------------|----|
| 0              | 0  | 0  | 0                  | 0  |
| 0              | 0  | 1  | 0                  | 1  |
| 0              | 1  | 0  | 0                  | 1  |
| 0              | 1  | 1  | 1                  | 0  |
| 1              | 0  | 0  | 0                  | 1  |
| 1              | 0  | 1  | 1                  | 0  |
| 1              | 1  | 0  | 1                  | 0  |
| 1              | 1  | 1  | 1                  | 1  |



$$s_i = x_i \oplus y_i \oplus c_i$$

$$S_i = \overline{X}_i \overline{Y}_i C_i + \overline{X}_i Y_i \overline{C}_i + X_i Y_i C_i + X_i \overline{Y}_i \overline{C}_i$$

## **Proof:**



Decomposed implementation of a full-adder circuit





Decomposed implementation of a full-adder circuit (cont'd)

**Proof:** 

## An *n*-bit Ripple-Carry Adder (RCA)



Problem: long delay Let delay<sub>FA</sub> = 10ns

→ a 32-bit addition takes 320ns

#### ° Cascade of *k n*-bit adder



 2's complement addition with provision for detecting conditions and exceptions



 2's complement addition with provision for detecting conditions and exceptions (cont'd)

overflow<sub>2's-compl</sub> = 
$$x_{k-1} y_{k-1} \bar{s}_{k-1} + \bar{x}_{k-1} \bar{y}_{k-1} s_{k-1}$$
  
overflow<sub>2's-compl</sub> =  $c_k \oplus c_{k-1} = c_k \bar{c}_{k-1} + \bar{c}_k c_{k-1}$ 

Proof:

### ° Adder-subtractor unit



#### Bit-serial adder



- Fast Adder: Carry-Lookahead Adders (CLA) we want to evaluate quickly for each stage whether the carry-in from the previous stage in a RCA will have a value of 0 or 1.
- ° Recall for a full-adder:

• 
$$S_i = x_i \oplus y_i \oplus c_i$$
 and  $C_{i+1} = x_i y_i + x_i c_i + y_i c_i$ 

• We can re-write it as  $|c_{i+1}| = G_i + P_i c_i$ 

where 
$$G_i = x_i y_i, P_i = x_i + y_i$$

- ° The function  $G_i$  is equal to 1 when both  $x_i$  and  $y_i$  are equal to 1, regardless of the value of the incoming carry to this stage,  $c_i$ . Since in this case, stage i is guaranteed to generate a carry-out  $C_{i+1}$ ,  $G_i$  is called the Generate function.
- ° The function  $P_i$  is equal to 1 when at least one of the inputs  $x_i$  and  $y_i$  is equal to 1. In this case, a carry-out is produced if  $c_i = 1$ . The effect is that the carry-in of 1 is propagated through stage i, hence  $P_i$  is called the Propagate function.

- $^{\circ}$  Carry-lookahead adders (cont'd):  $c_{i+1} = G_i + P_i c_i$ 
  - Expanding the expression in terms of stage i 1

$$c_{i+1} = G_i + P_i c_i = G_i + P_i (G_{i-1} + P_{i-1} c_{i-1})$$
  
 $c_{i+1} = G_i + P_i G_{i-1} + P_i P_{i-1} c_{i-1}$ 

Continuing so →

$$c_{i+1} = G_i + P_i G_{i-1} + P_i P_{i-1} G_{i-2} + \ldots + P_i P_{i-1} \ldots P_1 G_0 + P_i P_{i-1} \ldots P_0 C_0$$

- Carry out delay: 3 gate delay
- Sum delay: 4 gate delay  $S_i = x_i \oplus y_i \oplus c_i$ 
  - \* when expanded: 6 gate delay; three for  $C_i$ , one for inverting carry, and two for AND-OR  $s_i = \overline{x}_i \overline{y}_i c_i + \overline{x}_i y_i \overline{c}_i + \chi_i y_i \overline{c}_i + \chi_i \overline{y}_i \overline{c}_i$
- Problem: gate fan-in constraint

Bit-stage cell

**→** 

4-bit Carry-lookahead adder

→ Compare this with a4-bit ripple-carry adder



Χį

B cell

- One can design a hierarchical carry-lookahead adder with ripple-carry between the blocks, to reduce the complexity of designing a large CLA.
- Improved version 16-bit hierarchical carry-lookahead adder with a secondlevel carry-lookahead: to produce the carry signals between blocks in parallel.





- Carry-Select Adders: is not as fast as the carry lookahead adder, however it has a unique organization that is interesting.
  - Each section of the adder is partitioned into, for example, two 4-bit groups consisting of identical 4-bit adders (e.g., CLAs) to which the same 4-bit operands are applied.
- ° Since the low-order stage of an adder does not usually have a carry-in, the low-order section consists of only one 4-bit adder with a carry-in of 0.
- The carry-select principle produces two sums that are generated simultaneously. One sum assumes that the carry-in to that group was a 0; the other sum assumes that the carry-in was a 1.
- The logic diagram for a carry-select adder to add two 12-bit operands is shown in the next page.

## ° Carry-Select Adders (cont`d):



- Memory-based Adders: With the advent of high-density, high-speed memories, addition can be easily accomplished by applying the augend and addend as address inputs to the memory – the outputs are the sum.
- ° Block diagram of a memory adding two 3-bit operands:



° The contents of the memory is shown in the next page.

## ° Memory-based Adders (cont`d):

|        |         |        |        |        |        |           | 11 1990 |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        | 1000   |       |        |        |        |        |
|--------|---------|--------|--------|--------|--------|-----------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|--------|--------|--------|--------|
| mns    | 3210    | 10     | 10     | 1      | 11     | 1000      | 00      | 01     | 01     | 10     | 11     | 1      | 00     | 00     | 01     | 01     | 10     | 11     | 11     | 00     | 00     | 01     | 01     | 10     | 10     | 11     | 00     | 00     | 01    | 01     | 10     | 0      |        |
|        | ang add | 00 00  | 00 00  | 00 01  | 00 01  | 100 100   | 00 10   | 00 11  | 00 11  | 01 00  | 01 00  | 01 01  | 01 01  | 01 10  | 01 10  | 01 11  | 01 11  | 10 00  | 10 00  | 10 01  | 10 01  | 10 10  | 10 10  | 10 11  | 10 11  | 11 00  | 11 00  | 11 01  | 11 01 | 1 10   | 11 10  | 11 11  | 11 11  |
| sum    | 3210    | 8      | 00     | 01     | 01     | 0100      | 10      | 11     | 11     | 00     | 01     | 01     | 10     | 10     | 11     | 11     | 00     | 01     | 01     | 10     | 10     | 11     | 11     | 00     | 00     | 01     | 10     | 10     | 11    | 11     | 00     | 00     | 0.1    |
| ddress | dd      | 000 00 | 00 001 | 00 010 | 00 011 | 000 100 ( | 101 00  | 00 110 | 00 111 | 000 10 | 01 001 | 01 010 | 01 011 | 01 100 | 01 101 | 01 110 | 01 111 | 10 000 | 10 001 | 10 010 | 10 011 | 10 100 | 10 101 | 10 110 | 10 111 | 11 000 | 11 001 | 11 010 | 011   | 11 100 | 11 101 | 11 110 | 11 111 |

## **Multiplication of Positive Numbers**



Manual multiplication algorithm

If  $q_i = 1$ , add the multiplicand (appropriately shifted) to the incoming partial product, PPi, to generate the outgoing partial product, PP(i+1). If  $q_i = 0$ , PPi is passed vertically downward unchanged.

# Array multipliers



Combinational array multiplication





Using ripple-carry adder

# Array multipliers

|   | Partial product | 0     | 0000     |
|---|-----------------|-------|----------|
|   | Multiplicand M  | (14)  | 1110     |
|   | Multiplier Q    | (11)  | × 1011   |
|   | Partial product | 1     | 1110     |
| 7 |                 |       | + 1110   |
|   | Partial product | 2     | 10101    |
|   |                 |       | + 0000   |
|   | Partial product | 3     | 01010    |
|   |                 |       | 01010    |
|   | Product P       | (154) | 10011010 |
|   |                 |       |          |

Combinational array multiplication



 Sequential circuit multiplier implementation: takes a long time (uses the adder in CPU).



° Example

# **Signed-Operand Multiplication**

- Sign extension of negative multiplicand: accumulate partial products by adding versions of the multiplicand as selected by the multiplier bits.
  - Positive multiplier, negative multiplicand
    - Rule: when adding a negative multiplicand to a partial product, extend the sign-bit value to the left as far as the product will extend. The same hardware discussed can be used if sign extension is supported.



 Negative multiplier, negative multiplicand → 2's complement and do the same algorithm

° Example

° What about a negative multiplier and a positive multiplicand?

- Booth algorithm: works well for both positive and negative multipliers.
- Consider a positive multiplier with a block of 1s such as 0011110.
  - Instead of adding 4 shifted versions of multiplicand, as in the standard procedure, multiplier can be regarded as: 0 +1 0 0 0 -1 0

```
0100000 (32)
- 0000010 (2)
-----
0011110 (30)
```

less number of operations

Skipping over 1s: one can describe the sequence of required operations as:

0 + 1 0 0 0 - 1 0

Booth algorithm: with a one-to-one comparison, the Booth multiplier recoding table is

| Mul   | tiplier          | Version of multiplicand |
|-------|------------------|-------------------------|
| Bit i | Bit <i>i</i> – 1 | selected by bit i       |
| 0     | 0.               | $0 \times M$            |
| 0     | 1                | + 1 × M                 |
| 1     | 0                | $-1 \times M$           |
| 1     | 1                | $0 \times M$            |

Example: Booth recoding of a multiplier

- Booth algorithm: example
- Note that only a few version of multiplicand (summands) are added in reality. This makes the Booth algorithm fast (in best case).
- (45) Multiplicand (30) Multiplier

#### Normal multiplication algorithm

2's complement of the multiplicand

Booth multiplication algorithm

Booth algorithm (with a negative multiplier)



Can you revise the circuit on slide 28 for the Booth algorithm?

## Signed-Operand Multiplication (Cont'd)

#### Booth algorithm

1 0 1 0 1 0 1 0 1 0 Worst-case multiplier +1 -1 +1 -1 +1 -1 +1 -1 +1 -1 +1 -1 +1 -10 Ordinary multiplier 0 - 1 + 10 -1 0 0 +1 -1 +10 0 0 1 1 1 0 Good multiplier

#### Booth recorded multipliers

0 - 1

0

 $0 \ 0 \ 0$ 

 $0 \quad 0 \quad +1 \quad 0 \quad 0 \quad -1$ 

# **Signed-Operand Multiplication (Cont'd)**

° Example

#### **Fast Multiplications**

1. Bit-Pair Recoding of Multipliers: reduces the number of summands (versions of summands) by half by examining Booth-recoded multiplier two bits at a time.



| Multiplier bit-pair |   | Multiplier bit on the right | Multiplicand         |  |  |
|---------------------|---|-----------------------------|----------------------|--|--|
| i + 1               | i | i-1                         | selected at position |  |  |
| 0                   | 0 | 0                           | 0×M                  |  |  |
| 0                   | 0 | 1                           | + 1 × M              |  |  |
| 0                   | 1 | 0                           | $+1\times M$         |  |  |
| 0                   | 1 | 1 .                         | + 2 × M              |  |  |
| 1                   | 0 | 0                           | -2×M                 |  |  |
| 1                   | 0 | 1                           | -1×M                 |  |  |
| 1                   | 1 | 0                           | $-1 \times M$        |  |  |
| 1                   | 1 | 1                           | 0×M                  |  |  |

Bit-Pair Recoding of Multipliers: example



Booth algorithm

Multiplication requires only half the number of summands as a normal algorithm.

Bit-pair recoding algorithm



° Example

- 2. Carry-Save addition of summands: multiplication requires the addition of several summands. Carry-save addition speeds up the addition process.
- Example: Z = W + X + Y = (W + X) + Y = A + Y using normal addition



Part (a)

Using two ripple-carry adders

Carry-Save addition of Summands: instead of adding W and X to produce A, introduce the bits of Y into the carry inputs. This generates the vector S, and the saved (stored) carries, C. Then add S and C using a ripple-carry adder.



Carry-lookahead can be used instead

Part (b)

Using the network in part (a)

Carry-Save addition of Summands: example

Z = W + X + Y

Using the network in part (b)

° Carry-Save addition of Summands: Wallace tree





Tree of carry-save adders

° Example

- Table Lookup Multiplication: multiplication can be accomplished using a memory that contains different versions of the multiplicand to be added to the partial products. This method is faster than the sequential add-shift algorithm, because it shifts the partial products three bit positions after the add operation.
- Sequential Add-Three-Bit-Shift multiplier: for 8-bit multiplicands and multipliers



| 0 | Example | le: |
|---|---------|-----|
|---|---------|-----|

|                          | 19 9                  | 8 0       | 8 0                          |
|--------------------------|-----------------------|-----------|------------------------------|
|                          | Multiplicand<br>Table |           | Multiplier                   |
| Product =                | 00000000000           | 000000000 |                              |
| +) Multiplicand × 3      | 00000010010           | 000000000 | 000001 <mark>011</mark>      |
| Sum =                    | 00000010010           | 000000000 |                              |
| Shift right 3. Product = | 00000000010           | 010000000 |                              |
|                          |                       | -         |                              |
| +) Multiplicand × 1      | 00000000110           | 000000000 | 000000001 Multiplier shifted |
| Sum =                    | 00000001000           | 010000000 | right 3 times                |
| Shift right 3. Product = | 00000000001           | 000010000 |                              |
|                          |                       |           |                              |
| +) Multiplicand × 0      | 00000000000           | 000000000 | 000000000 Multiplier shifted |
| Sum =                    | 00000000001           | 000010000 | right 3 times                |
| Shift right 3. Product = | 00000000000           | 001000010 | (+66)                        |
|                          | Drod                  | uot       |                              |

**Product** 

° Example (cont'd): Multiplicand table for a Multiplicand of +6

| Multiplicand Versions     |   |   |   |   |   |   |   |   |   |   |   |
|---------------------------|---|---|---|---|---|---|---|---|---|---|---|
| Multiplicand × 0 =        | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Multiplicand $\times 1 =$ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 |
| Multiplicand $\times$ 2 = | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 |
| Multiplicand $\times$ 3 = | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |
| Multiplicand $\times 4 =$ | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 |
| Multiplicand $\times$ 5 = | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |
| Multiplicand $\times$ 6 = | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 |
| Multiplicand $\times$ 7 = | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |

Memory-based Multiplication: With the advent of high-density, high-speed memories, multiplication using a RAM may be a viable option. The multiplicand and multiplier are used as address inputs to the memory - the outputs are the product.

| A   | В    | prod   |     |     | 48 - 17 - 1 - 1 |           |     |                  |
|-----|------|--------|-----|-----|-----------------|-----------|-----|------------------|
| 000 | 000  | 000000 | 011 | 000 | 000000          | 110       | 000 | 000000           |
| 000 | 001  | 000000 | 011 | 001 | 000011          | 110       | 001 | 111110           |
| 000 | 010  | 000000 | 011 | 010 | 001100          | 110       | 010 | 111100           |
| 000 | 011  | 000000 | 011 | 011 | 001001          | 110       | 011 | 111010           |
| 000 | 100  | 000000 | 011 | 100 | 110100          | 110       | 100 | 001000           |
| 000 | 101  | 000000 | 011 | 101 | 110111          | 110       | 101 | 000110           |
| 000 | 110  | 000000 | 011 | 110 | 111010          | 110       | 110 | 000100           |
| 000 | 111  | 000000 | 011 | 111 | 111101          | 110       | 111 | 000010           |
| 001 | 000  | 000000 | 100 | 000 | 000000          | 111       | 000 | 000000           |
| 001 | 001  | 000001 | 100 | 001 | 111100          | 111       | 001 | 111111           |
| 001 | 010  | 000010 | 100 | 010 | 111000          | 111       | 010 | 111110           |
| 001 | 011  | 000011 | 100 | 011 | 110100          | 111       | 011 | 111101           |
| 001 | .100 | 111100 | 100 | 100 | 010000          | 111       | 100 | 000100           |
| 001 | 101  | 111101 | 100 | 101 | 001100          | 111       | 101 | 000011           |
| 001 | 110  | 111110 | 100 | 110 | 001000          | 111       | 110 | 000010           |
| 001 | 111  | 111111 | 100 | 111 | 000100          | 111       | 111 | 000001           |
| 010 | 000  | 000000 | 101 | 000 | 000000          |           |     |                  |
| 010 | 001  | 000010 | 101 | 001 | 111101          | h.se      |     |                  |
| 010 | 010  | 000100 | 101 | 010 | 111010          | 1         |     |                  |
| 010 | 011  | 001100 | 101 | 011 | 110111          |           |     |                  |
| 010 | 100  | 111000 | 101 | 100 | 001100          | - U.J. 11 |     | Total California |
| 010 | 101  | 111010 | 101 | 101 | 001001          | ES 167    |     |                  |
| 010 | 110  | 111100 | 101 | 110 | 001100          | 1.00      |     |                  |
| 010 | 111  | 111110 | 101 | 111 | 000011          | 9.5       |     |                  |

### **Integer Division**

#### Positive number division



#### Example of Division Algorithms:

Restoring Division
Non-Restoring Division

#### **Binary Division**



- ° Restoring division algorithm:
- o Do the following n times:
  - Shift A and Q left one binary position
  - Subtract M from A, and place the result in A
  - If A is negative, set q<sub>0</sub> to 0 and restore A (add M back to A); otherwise, set q<sub>0</sub> to 1.



° Example

- Non-restoring division algorithm:
  - Do the following n times (calculate Quotient):
    - Shift A and Q left one binary position; If A ≥ 0, subtract M from A; otherwise, add M to A.
    - $\bullet$  Now, If A ≥ 0, set  $q_0$  to 1; otherwise, set  $q_0$  to 0.
  - Final Step (Calculate Remainder): If A < 0, add M to A (this is to make sure that the positive remainder is in A at the end of n cycles).

Non-restoring division algorithm: example

$$8/3 = 2 R 2$$

For signed division, transform dividend/divisor into positive numbers, use one of the algorithms above and then change the sign of the result.



° Example

#### Restoring division circuit



- Array Division (using <u>non-restoring</u> algorithm): extremely fast, and in principle, it is <u>similar to array multiplication</u>. Recall that only two operations are required in the shift-subtract/add non-restoring method: 2A M and 2A + M.
  - The array consists of rows of identical cells incorporating a full adder in each cell with the ability to add or subtract. Subtraction or addition is determined by the state of the Mode input; if it is a logic 1, then the operation is subtraction; otherwise, it is addition.
  - Shifting is accomplished by the placement of cells along the diagonal of the array. This is done by moving the divisor to the right, thus providing the requisite shift of the divisor relative to the previous partial product.





### **Floating-Point Numbers**

- Review: A fixed-point representation may need a great number of digits to represent a practical range of numbers. Also, a great deal of hardware is needed for manipulations.
- Our only a few digits, floating-point representation can represent very large and very small numbers at the expense of precision.
- $^{\circ}$  Example: + 6.023 × 10<sup>23</sup>



- Review: Many different ways to represent a number such as 345.1:
  - $345.1 \times 10^{\circ}$ ,
  - $34.51 \times 10^{1}$ ,
  - $3.451 \times 10^2$ ,
  - $0.3451 \times 10^3$ ,
  - $0.03451 \times 10^4$

This creates a problem when making comparisons.

- → Normalize the number such that the radix point is located in only one possible position. Normally, the radix point is placed immediately to the right of the leftmost, nonzero digit in the fraction, as in 3.451 × 10².
- Hidden bit: in base 2, the leading "1" in the normalized mantissa (or significand) is not stored in memory. This adds an additional bit of precision to the right of the number due to removing the bit on the left.
  - More on that later

- Review: Excess representation
- The idea is to assign the smallest numerical bit pattern, all zeros, to the negative of the bias, and assigning the remaining numbers in sequence as the bit patterns increase in magnitude. Positive and negative representations of a number are obtained by adding a bias (excess value) to the two's complement representation, ignoring any carry out from the most significant digit.
  - → Numerically smaller numbers have smaller bit patterns, simplifying comparisons for floating-point exponents.
- ° Example: Excess-127
  - $+25 = 10011000_2$
  - $-25 = 01100110_2$
  - One representation for zero:  $+0 = 01111111_2$ ;  $-0 = 01111111_2$
  - Largest positive number is +128 = 111111111<sub>2</sub>
  - Largest negative number is -127 = 00000000<sub>2</sub>

#### Review: 3-bit Integer Representation

| Decimal | Unsigned | Sign-Mag. | 1's Comp. | 2's Comp. | Excess-4 | Excess-3 |
|---------|----------|-----------|-----------|-----------|----------|----------|
| 7       | 111      | -         | -         | -         | -        | -        |
| 6       | 110      | -         | -         | -         | -        | -        |
| 5       | 101      | -         | -         | -         | -        | -        |
| 4       | 100      | -         | -         | -         | -        | 111      |
| 3       | 011      | 011       | 011       | 011       | 111      | 110      |
| 2       | 010      | 010       | 010       | 010       | 110      | 101      |
| 1       | 001      | 001       | 001       | 001       | 101      | 100      |
| +0      | 000      | 000       | 000       | 000       | 100      | 011      |
| -0      | -        | 100       | 111       | 000       | 100      | 011      |
| -1      | -        | 101       | 110       | 111       | 011      | 010      |
| -2      | -        | 110       | 101       | 110       | 010      | 001      |
| -3      | -        | 111       | 100       | 101       | 001      | 000      |
| -4      | -        | -         | -         | 100       | 000      | -        |

- Review: floating-point example Represent 254<sub>10</sub> in a normalized base 8 floating-point format with a sign bit, followed by a 3-bit excess-3 exponent, followed by four base 8 digits.
  - Step 1: Convert to the target base using the remainder method.

$$254/8 = 31 \text{ R } 6$$
;  $31/8 = 3 \text{ R } 7$ ;  $3/8 = 0 \text{ R } 3$ , thus  $254_{10} = 376_8 = 376 \times 8^0$ 

Step 2: Normalize the number in the target base.

$$*$$
 376  $\times$  80 = 3.76  $\times$  82

• Step 3: Fill in the bit fields, with a sign bit = 0 (positive), an exponent of 5 (2 + 3) in excess-3, and 4-digit fraction = 3.760

0 101 011 . 111 110 000

(spaces are shown for clarity, and base point is not stored in the computer)

- <sup>o</sup> Review: conversion example Convert  $(9.375 \times 10^{-2})_{10}$  to base 2 scientific notation.
- Step 1: Convert from base 10 floating-point to base 10 fixed-point.

$$\rightarrow$$
 (9.375 × 10<sup>-2</sup>)<sub>10</sub> = .09375<sub>10</sub>

Step 2: Convert from base 10 fixed-point to base 2 fixed-point using multiplication method.

$$.09375 \times 2 = 0.1875$$
 $.1875 \times 2 = 0.375$ 
 $.375 \times 2 = 0.75$ 
 $.75 \times 2 = 1.5$ 
 $.5 \times 2 = 1.0$ 

- $\rightarrow$  Thus,  $.09375_{10} = .00011_2$
- Step 3: Convert to normalized base 2 floating-point.

$$\rightarrow$$
 .00011<sub>2</sub> = .00011<sub>2</sub> × 2<sup>0</sup> = 1.1 × 2<sup>-4</sup>

### **IEEE-754 Floating-Point Standard**

Review - Developed in 1985. It can be supported in hardware, or a mixture of hardware and software.

Single precision — 32 bits -E'M0<F'<255 2<sup>-126</sup> to 2<sup>+127</sup> Sign of 23-bit 8-bit signed Hidden bit number: exponent in mantissa fraction 0 signifies + excess-127 1 signifies representation Value represented =  $\pm 1.M \times 2^{E'-127}$ 00101000 | 001010... Value represented =  $1.001010...0 \times 2^{-87}$ ——— 64 bits — E'M Sign Double precision 52-bit 11-bit excess-1023 mantissa fraction exponent 0<E'<2047 Value represented =  $\pm 1.M \times 2^{E' - 1023}$ 2<sup>-1022</sup> to 2<sup>1023</sup>

## **IEEE-754 Floating-Point Standard (Cont'd)**

#### Review - Examples in the IEEE-754 Format

|            | Value                            |                                                        | В            | it Pattern                                                     |
|------------|----------------------------------|--------------------------------------------------------|--------------|----------------------------------------------------------------|
|            |                                  | Sign                                                   | Exponent     | Fraction                                                       |
| (a)        | $+1.101 \times 2^{5}$            | 0                                                      | 1000 0100    | 101 0000 0000 0000 0000 0000                                   |
| (b) -      | $-1.01011 \times 2^{-126}$       | 1                                                      | 0000 0001    | 010 1100 0000 0000 0000 0000                                   |
| (c)        | $+1.0 \times 2^{127}$            | 0                                                      | 1111 1110    | 000 0000 0000 0000 0000 0000                                   |
| (d)        | +0                               | 0                                                      | 0000 0000    | 000 0000 0000 0000 0000 0000                                   |
| (e)        | -0                               | 1                                                      | 0000 0000    | 000 0000 0000 0000 0000                                        |
| (f)        | +∞                               | 0                                                      | 1111 1111    | 000 0000 0000 0000 0000 0000                                   |
| $(g)^{de}$ | normalized<br>+2 <sup>-128</sup> | 0                                                      | 0000 0000    | 010 0000 0000 0000 0000 0000                                   |
| (h)        | +NaN <b>←</b>                    | 0                                                      | 1111 1111    | 011 0111 0000 0000 0000 0000                                   |
| (i)        | +2-128                           | 0 0                                                    | 11 0111 1111 | 0000 0000 0000 0000 0000 0000<br>0000 0000 0000 0000 0000 0000 |
| Do         | uble-precision                   | $\frac{0}{0}, \frac{\infty}{\infty}, \frac{1}{\infty}$ | $\sqrt{-1}$  | Clean zero                                                     |

### **IEEE-754 Floating-Point Standard (Cont'd)**

- Review IEEE-754 conversion example: Represent -12.625<sub>10</sub> in single precision IEEE-754 format.
- Step 1: Convert to the target base 2.
  - $-12.625_{10} = -1100.101_2$
- Step 2: Normalize the number in base 2.
  - $-1100.101_2 = -1.100101 \times 2^3$
- ° Step 3: Fill in bits.
  - Sign bit = 1 (negative)
  - Exponent is  $3 + \text{excess-}127 \rightarrow 3 + 127 = 130 = 10000010_2$
  - Leading 1 of fraction is hidden, thus the final bit pattern is:
    - 1 1000 0010 1001 0100 0000 0000 0000 000

### **IEEE-754 Floating-Point Standard (Cont'd)**

#### Effect of Loss of Precision

 According to the General Accounting Office of the U.S. Government, a loss of precision in converting 24bit integers into 24-bit floating point numbers was responsible for the failure of a Patriot antimissile battery.



#### **Floating-Point Arithmetic Operations**

#### ° IEEE-754 single-precision rules:

#### ° Add/Subtract Rule:

- Choose the number with the smaller exponent and shift its mantissa right a number of steps equal to the difference in exponents.
- Set the exponent of the result equal to the larger exponent.
- Perform addition/subtraction on the mantissas and determine the sign of the result.
- Normalize the resulting value, if necessary.

#### ° Multiply Rule:

- Add the exponents and subtract 127.
- Multiply the mantissas and determine the sign of result.
- Normalize the resulting value, if necessary.

#### Oivide Rule:

- Subtract the exponents and add 127.
- Divide the mantissas and determine the sign of the result.
- Normalize the resulting value, if necessary.

Floating-point addition/subtrac unit



- Truncation methods: in the preceding algorithms, the mantissas of initial operands and final results are limited to 24 bits, including the implicit leading 1. However, it is important to retain extra bits, often called guard bits, during the intermediate steps. This yields maximum accuracy in the final results.
- o In generating a final result, the extended mantissa bits (guard bits) need to be truncated such that the new 24-bit mantissa approximates the longer version. There are three different truncation methods.
- ° Suppose we want to truncate a fraction from six to three bits:
  - Chopping: where all fractions in the range 0.b<sub>-1</sub>b<sub>-2</sub>b<sub>-3</sub>000 to 0. b<sub>-1</sub>b<sub>-2</sub>b<sub>-3</sub>111 are truncated to 0. b<sub>-1</sub>b<sub>-2</sub>b<sub>-3</sub>.
  - Von Neumann rounding: if the three bits to be removed are all 0s, they are simply dropped. However, if any of the bits to be removed is 1, the least significant bit of the retained bits is set to 1. Thus, in our example, all 6-bit fractions with b<sub>-4</sub>b<sub>-5</sub>b<sub>-6</sub> not equal to 000 are truncated to 0. b<sub>-1</sub>b<sub>-2</sub>1.

- Rounding: a 1 is added to the LSB position of the bits to be retained if there is a 1 in the MSB position of the bits being removed.
  - \* Thus, 0.  $b_{-1}b_{-2}b_{-3}1...$  Is rounded to 0.  $b_{-1}b_{-2}b_{-3} + 0.001$ , and 0.  $b_{-1}b_{-2}b_{-3}0...$  is rounded to 0.  $b_{-1}b_{-2}b_{-3}$ .
  - \* This provides the closest approximation to the number being truncated, except for the case in which the bits to be removed are 10...0. This is a **tie** situation; the longer value is halfway between the two closest truncated representations. To break the tie in an unbiased way, one possibility is to choose the retained bits to be the nearest even number (similar to the default mode of IEEE-754). In this regard, the value 0.b<sub>-1</sub>b<sub>-2</sub>0100 is truncated to the value 0.b<sub>-1</sub>b<sub>-2</sub>0, and 0.b<sub>-1</sub>b<sub>-2</sub>1100 is truncated to 0.b<sub>-1</sub>b<sub>-2</sub>1+ 0.001. This technique is referred to as "round to the nearest number or nearest even number in case of a tie".
  - This method is the most difficult to implement because it requires an addition operation and a possible renormalization.

- IEEE-754 Guard bits: rounding method (the default mode: rounding to the nearest representable number) is used using three guard bits to be carried along during the intermediate steps in performing the operations. The first 2 guard bits are the two most significant bits of the section of the mantissa to be removed. The third bit (sticky bit) is the logical OR of all bits beyond these first two bits in the full representation of mantissa.
- Floating-point arithmetic example: Consider a shortened version of the IEEE floating-point format that fits into 12 bits, including the sign bit. The scale factor has an implied base of 2 and a 5-bit excess-15 exponent, with the two end values of 0 and 31 used to signify the special values exact zero and infinity, respectively. The 6-bit mantissa is normalized as in the IEEE format, with an implied 1 to the left of the binary point.

#### **Acknowledgment**

 Some of the slides have been provided and adapted from previous course instructor, Dr. Ahmad Afsahi.