# **AutoMOS**

CMOS 180nm VCO and LDO Design with Open-Source EDA and GLayout

Chipathon 2025 GLayout track

<u>Luighi Viton-Zorrilla <LuighiV></u> Julio David Vilca Pizarro Rodrigo Marin

# Agenda

- 1. Chip Overview
- 2. Top level block diagram
  - a. Functionality of building blocks
  - b. Schematics and design complexity
- 3. Pin-out
- 4. Application diagrams
- 5. Work distribution
- 6. Schedule

#### Overview

We are proposing a design of some common power management blocks (LDO, bangap and bias generator) used to supply a controlled voltage for other internal/external blocks, and use as an sample load a simple VCO which can provide a carrier signal to an RF module.

We are planning to use the GLayout tool to generate the layouts of the structures required for each of the subblocks in our proposal.

# Top level block diagram



#### Main subblocks - VCO

A VCO is an oscillator whose output frequency is controlled by an input voltage (Vcl). By varying Vctrl, the frequency changes accordingly. In Phase-Locked Loops (PLLs), the VCO generates a signal that is compared to a reference, and the PLL adjusts Vctrl to lock the VCO frequency and phase to the reference, enabling stable frequency generation, clock recovery, and frequency synthesis in communication and digital systems.



# Main subblocks - Bandgap voltage reference circuit

This block is responsible to generate a voltage reference used across the chip and tolerant to PVT variations.

We use a classical topology based on 2BJTs that generates a PTAT current, which, when summed with a CTAT current, results in a ZTC voltage.



### Main subblocks - Bias generator

Once a voltage reference and a current reference is generated by the Bandgap we need to distribute them for the different subblocks inside the chip.

We will use an opamp based current generator and voltage split on an resistive array to generate the required current bias and voltage references.



https://aicdesign.org/wp-content/uploads/2018/08/lecture17-180515.pdf

#### Main subblocks - LDO

This is our main block required to generate the stable voltage that will supply the VCO and other external loads.

We will use a classical topology using an external capacitor (order of 0.1n) with and internal error amplifier that controls the pass transistor between the power supply and the LDO output.



https://www.researchgate.net/publication/316733865\_A\_300-mA\_load\_CMOS\_low-dropout\_regulator\_without\_an\_external\_capacitor\_for\_SoC\_and\_embedded\_applications\_A\_300-MA\_REGULATOR\_WITH\_OUT\_AN\_EXTERNAL\_CAPACITOR

#### Main subblocks - Test module

In order to check that internal voltages and currents are in the expected ranges according to specifications, we include a test module to expose those signals.

We will use an analog mux controlled externally followed by a buffer to forward the internal signals to the pin test.



# Current-Starved Ring Oscillator

To generate an oscillation at a specific frequency, we use a ring oscillator, and in this case, we implemented a three-stage current-starved ring oscillator. This topology allows us to limit the charge and discharge current using transistors controlled by a bias voltage, which gives us the advantage of efficiently modulating and controlling the oscillation frequency.



### **Pinout**



| Pin | Label              | Description                                |  |  |
|-----|--------------------|--------------------------------------------|--|--|
| 1   | V <sub>IN</sub>    | LDO input voltage                          |  |  |
| 2   | VCO <sub>IN</sub>  | VCO control voltage                        |  |  |
| 3   | A <sub>0</sub>     | MUX select bit 0 for Test module           |  |  |
| 4   | A <sub>1</sub>     | MUX select bit 1 for Test module           |  |  |
| 5   | A <sub>2</sub>     | MUX select bit 2 for Test module           |  |  |
| 6   | EN                 | MUX enable input for Test module           |  |  |
| 7   | GND                | Ground connection                          |  |  |
| 8   | V <sub>OUT</sub>   | LDO output voltage                         |  |  |
| 9   | VCO <sub>OUT</sub> | VCO output signal                          |  |  |
| 10  | TEST               | Test output for internal signal monitoring |  |  |

# Application diagram



# Work distribution

| Circuit                          | Responsible   | Main Tasks                                                                                                                                    | Comments                                                                        |
|----------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| Bandgap Voltage<br>Reference     | Luighi Viton  | <ul><li>Schematic Design</li><li>Functional Simulation</li><li>Parameter Optimization</li><li>Layout</li></ul>                                | Critical for voltage stability; requires precision and temperature compensation |
| Bias Generator                   | Luighi Viton  | <ul> <li>Schematic Design</li> <li>Current simulation</li> <li>Noise and Stability Analysis</li> <li>Layout</li> </ul>                        | Essential for correct biasing; focus on low variability and noise               |
| Low Dropout<br>Regulator (LDO)   | Julio Vilca   | <ul> <li>Schematic Design</li> <li>Voltage and ripple simulation</li> <li>Load testing</li> <li>Layout</li> </ul>                             | Important for efficient and low-noise regulation; verify stability under load   |
| Test Module                      | Rodrigo Marin | <ul> <li>Schematic Design</li> <li>Test signal simulation</li> <li>Interference with other modules</li> <li>Layout</li> </ul>                 | Facilitates full functionality verification and post-fab testing                |
| Voltage Controlled<br>Oscillator | Rodrigo Marin | <ul> <li>Schematic Design</li> <li>Oscillation frequency simulation</li> <li>Phase noise and tuning range analysis</li> <li>Layout</li> </ul> | Key for frequency generation; focus on phase noise and linearity                |

# Schedule

| Chipathon<br>Schedule | Date                                     | Luighi                                        | Julio                                                 | Rodrigo                                               |
|-----------------------|------------------------------------------|-----------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|
| Week 28               | July 11, 2025                            | Project definition                            | Project definition                                    | Project definition                                    |
| Week 29               | July 18, 2025                            | Bandgap schematic + functional simulation     | LDO error amplifier schematic + functional simulation | VCO schematic + functional simulation                 |
| Week 30               | July 25, 2025                            | Bias schematic + functional simulation        | LDO top level schematic + functional simulation       | VCO schematic + parameter optimization                |
| DESIGN AND            | SIMULATION                               |                                               |                                                       |                                                       |
| Week 31               | Aug 01, 2025<br>Schematic review         | Bandgap parameter optimization                | LDO parameter optimization                            | Test MUX and buffer schematic + functional simulation |
| Week 32               | Aug 08, 2025<br>Simulation review blocks | Bias parameter optimization                   | LDO parameter optimization                            | Test module parameter optimization                    |
| Week 33               | Aug 15, 2025<br>Simulation review top    | Top level integration + functional simulation | Top level integration + functional simulation         | Top level integration + functional simulation         |

# Schedule

| Chipathon<br>Schedule | Date                                     | Luighi                                       | Julio                             | Rodrigo                                    |  |  |  |  |  |
|-----------------------|------------------------------------------|----------------------------------------------|-----------------------------------|--------------------------------------------|--|--|--|--|--|
| LAYOUT ANI            | LAYOUT AND VERIFICATION                  |                                              |                                   |                                            |  |  |  |  |  |
| Week 34               | Aug 22, 2025                             | Bandgap layout - glayout                     | Error amplifier layout - glayout  | VCO layout - glayout                       |  |  |  |  |  |
| Week 35               | Aug 29, 2025                             | Bias layout - glayout                        | LDO layout - glayout              | Test layout - glayout                      |  |  |  |  |  |
| Week 36               | Sept 05, 2025<br>Layout review blocks    | Layout adjustments for subblocks             | Layout adjustments for subblocks  | Layout adjustments for subblocks           |  |  |  |  |  |
| Week 37               | Sept 12, 2025<br>Layout review top - DRC | Top layout                                   | Top layout                        | Top layout                                 |  |  |  |  |  |
| Week 38               | Sept 19, 2025<br>Verification            | Bandgap, ibias PEX extraction and simulation | LDO PEX extraction and simulation | VCO and test PEX extraction and simulation |  |  |  |  |  |
| Week 39               | Sept 26, 2025<br>Final submission        | Top level PEX simulation                     | Top level PEX simulation          | Top level PEX simulation                   |  |  |  |  |  |
| Week 40               |                                          |                                              |                                   |                                            |  |  |  |  |  |