## Datapath:



Figure 1. Updated Datapath



Figure 2. Logic for setting VECTOR register

For the datapath, I have added structures to accommodate interrupts and exceptions. The first structure is the PSR, storing the priority bit (user and supervisor). Control signals (GATEPSR, LD.PB, LD.PSR, and PBMUX) have been added to set this register or push it onto the bus. The second structure is the TEMP register, which holds the PC of the current instruction executing. The purpose is to ensure that when an exception or interrupt occurs, we can return to the instruction executing while the interrupt/exception occurred. Control signals (GATETEMP and LD.TEMP) were added for this functionality. The third structure added includes the ability to increment or decrement the current value in R6 by 2. Control signals (SPMUX and GATESP) were added to enable this functionality. The fourth structure added includes adding registers for SSP and USP. These registers, as the names suggest, hold the values for the user and supervisor stack pointers. These registers are loaded with the value of R6 when relevant. Control signals (LD.SSP, LD.USP, GATESSP, and GATEUSP) were added to enable this functionality. Lastly, I added EX, INT, and PSR[15] to the control set for proper logic control.

## State Diagram:



Figure 3. Updated State Diagram

The state diagram has been updated to accommodate for interrupts, exceptions, as well as adding the RTI instruction. First, we check for interrupts in state 18/19 with the interrupt flag (INT) set by software. Additionally, we set the exception flag (EX) in this state using logic located above when setting the VECTOR register. Lastly, in this state we also load the TEMP register to store the current PC of the instruction about to execute. This ensures we can return back to this

instruction after an interrupt or exception is taken. From here, an interrupt is either initiated, thus causing the ISR sequence to begin, or state 34, which checks for an exception, thus either causing the ESR sequence to begin, or transition to state 33. From here, no additions were made until the states for LDB, LDW, STW, STB, RTI, 10 or 11 were reached. The state diagram for LDB, LDW, STW, and STB were altered by incorporating an additional state before memory access occurs to ensure a protected access or unaligned access exception did not occur. This is done by setting the exception flag (EX) while the MAR is being loaded. The additional state was then input between the setting of MAR and memory access, allowing the system to either continue with the memory access, or trigger the ESR. If states 10 or 11 are reached, the exception flag (EX) is set and unconditionally triggers the ESR. Lastly, RTI was implemented by adding states to reestablish the previous PC and PSR values prior to when an interrupt or exception was taken in the program. This includes popping the values for PC and PSR off the system stack using R6, and incrementing R6.

## Microsequencer:



Figure 4. Microsequencer

The microsequencer was also updated to accommodate for exceptions and interrupts by adding in an additional COND bit to ensure an accidental state change did not occur. This is due to the fact there are only 4 options with 2 COND bits. If we kept the initial 2 COND bits, we would have an overlap for the microsequencer. For example, if we had the same COND diagram for J5 and J2, if BEN is set at the same time as EX, the wrong state would be acquired. Thus, to prevent these issues, we add an additional COND bit, circumventing the issues of overlap. Additionally, I added a new entry to the SR1MUX and DRMUX to enable the selection of R6 for instructions, like RTI, where we would not have the correct bits to select from using the microcode. This caused me to increase the number of bits utilized for SR1MUX and DRMUX to 2 bits, as opposed to the previous 1 bit.

## Microinstructions:

The control signals added to the microcode include the following:

LD.EX - Load exception vector and set exception flag

LD.VECTOR - Load VECTOR register. Select between interrupt or exception

LD.USP - Load User Stack Pointer from R6

LD.SSP - Load System Stack Pointer from R6

LD.PB - Load Priority Bit in PSR (PSR[15]) from PBMUX

LD.PSR - Load PSR from BUS

LD.TEMP - Load TEMP register from BUS (holds PC of current instruction)

GATEUSP - Push USP to bus

GATESSP - Push SSP to bus

GATEVECTOR - Push VECTOR register to bus

GATETEMP - Push TEMP register to bus

GATEPSR - Push PSR register to bus

GATESPMUX - Push incremented or decremented (by 2) value of current SP in R6 to bus

PBMUX - Select between 0 or 1 for loading Priority Bit for PSR[15]

SPMUX - Choose between incrementing or decrementing current SP (R6) by 2

VECTORMUX - Choose between exception or vector → LSHF 1 and add with 0x0200

UNKNOWN - Select between 1 or 0, setting bit 0 in the EXCV for unknown opcode exception

DRMUX - Increment to 2 bits. Now selects between R7, R6, and IR[11:9]

SR1MUX - Increment to 2 bits. Now selects between IR[11:9], IR[8:6], and R6.

These control signals enable the functionality for interrupts and exceptions, as well as the RTI instruction. I have detailed in the above sections where each control signal is used and its functionality.











Rb = SSP if PSR[is] = Ø
Rb = USP if PSR[is] = 1

