

## BRAC UNIVERSITY

CSE 350: Digital Electronics and Pulse techniques

Exp-05: Flash Analog to Digital converter (ADC)

| Name: Ayohek Rox Stampo | Section: 06 |
|-------------------------|-------------|
| ID: 2030/269            | Group: 64   |

# **Objectives**

1. To analyze a 2-bit flash analog to digital converter.

# Equipment and component list

### Equipment

- 1. Multimeter
- 2. Trainer board

#### Component

- Single Supply Quad Operational Amplifier LM324 x1 piece
- 8-to-3 Line Priority Encoder IC74148 x1 piece
- · Resistors -
  - ♦ 10 KΩ x7 pieces

♦ 1 KΩ - x2 piece



Figure 1: Flash Analog to Digital Converter (ADC)

### Task-01: Flash ADC

#### THEORY

Flash ADC is the fastest analog-to-digital converter. You can see the circuit diagram of a 2-bit flash ADC in figure 1. All the op-amps operate as comparator in this circuit. The analog input  $(V_A)$  is applied to the 'non-inverting' input of the three op-amps.

There is a resistive ladder-network with a reference voltage  $V_{REF} = 5$  V at the top of the network. We will obtain some fixed voltages at each node of these network. These nodes are denoted as  $V_1$ ,  $V_2$  and  $V_3$ . Then, we have connected the  $V_1$  node to op-amp 1 (OA1). Similarly, the other two nodes are connected to the corresponding op-amps.

Now, let us calculate the node voltages  $V_i$ 's of the ladder network. For this, keep in mind that the current towards op-amp's input terminals are negligible. First, the total resistance of the ladder network is

$$R_{total} = \sum_{i} R_{i} = R_{1} + R_{2} + R_{3} + R_{4} = 4R. \tag{1}$$

So, using Ohm's law, the current through the ladder network will be (same current flows through all the  $R_i$ 's)

$$I_{ladder} = \frac{V_{REF} - 0}{R_{total}} = \frac{V_{REF}}{4R}.$$
 (2)

It is now trivial to calculate all the node voltages. The equations for all the node voltages are given below for your convenience.

$$V_1 = IR_4 = \frac{V_{REF}}{4R} \times \frac{R}{2} = \frac{V_{REF}}{8} \tag{3}$$

$$V_2 = I(R_3 + R_4) = \frac{V_{REF}}{4R} \times \frac{3R}{2} = 3 \times \frac{V_{REF}}{8}$$
 (4)

$$V_3 = I(R_2 + R_3 + R_4) = \frac{V_{REF}}{4R} \times \frac{5R}{2} = 5 \times \frac{V_{REF}}{8}$$
 (5)

Now, closely analyze the operation of all the op-amps. OA1 has input voltage  $V_A$  at its '+' input (non-inverting input) and  $V_1$  at '-' input (inverting input). If  $V_A > V_1$ , OA1 will give a HIGH output. Similarly, OA2 will give HIGH output if  $V_A > V_2$  and OA3 if  $V_A > V_3$ .

Next, we send the outputs of all the op-amps to a priority encoder. We will then get our desired 2-bit digital signal at the output of this encoder which corresponds to the original analog input signal.

For this flash ADC design, we will need  $2^n - 1$  op-amps for implementing an n-bit ADC. This presents a huge disadvantage in terms of practical implementation in laboratory.

## Procedure:

- 1. Construct the circuit as shown in figure 1. Consider,  $R = 10 \text{ K}\Omega$ .
- 2. We will not use any external LEDs. Connect the outputs of the encoder to the LEDs of the Trainer Board.
- 3. Vary the analog input voltage,  $V_{IN}$  or,  $V_A$  from 0V to 5V.
- 4. Observe when the two LEDs switches ON or OFF and measure the input voltage which causes the transitions. Fill up data table 1 using these data.

<u>Note</u>: The encoder is "Active LOW". This means that whenever the output  $(A_0, A_1)$  is supposed to be "Logical 1", they are at a LOW voltage. Hence, the corresponding LED will turn OFF!

## **Data Tables**

Fill up the table for the Flash AD Converter.

| Input Voltage  | State of LED1 | State of LED0 | Digital Binary Output |
|----------------|---------------|---------------|-----------------------|
| $V_{IN} = V_A$ |               | <del></del>   |                       |
| 0-> 1.16       | ON            | ON            | 00                    |
| 1.17 -> 2.48   | ON            | OFF           | 01                    |
| 2.49-3.81      | OFF           | ON            | 10 ~                  |
| 3.82=          | OFF .         | OFF           | 11                    |

Table 1: Data Table for Flash AD Converter

Signature 19 08/23

10/08/23

#### neport

Please answer the following questions briefly in the given space.

1. Use your "group number" as input voltage  $V_A$  and observe the output. If group number is greater than 5, divide by 2 and use the resultant value as input. Explain the reason for obtaining the output.

Here, VA > V.; Vz, Vz, So, OA2, OA2, OA3 will produce high odports then we need the output (121) to the pribrily encoder. Then pribrily will give output in 2-bit according to the pribrily. Here, highest priority is 12. That's why we get output our 22.

2. Adjust the input voltage such that we get Binary output 00 and 01. For each case, measure the output voltages of the encoder. Explain why the LEDs turn on or off. (Note: disconnect the LEDs when measuring the output voltages)

Ans.



when output voltage in low ewent filow through LEA and it turns on. When output voltage in high the is no flow of ewerent and LED memain OFF

Write down an advantage and disadvantage of Flash AD converter. Advantage DIST in fortest type of ADR because the convoluen in portained amultaneously through a set of comparator 2) The construction is simple and easy to dealgh Dreadwarture 1 to The circuit complexity merieures with the moreage m the use of comparators in Alash ADC. / T = Vret -D = 5 0 20125 mA SQ V = 0-125 x 5= 0-625V them Experiment V121.16 2= U, + DIVEX 10= 1878V V32 V2+ 0.125 X 10231250 So, the values one gifte Amilar 5. If we wanted to build a 3-bit Flash AD converter, how many resistors and comparators (op-amps) would we need? Ans. For build a 3 bit Plash AD converter We need = 2 n = 18 = 8 2 mestator and 2h -1 2 23-7 27 comparators (0p-amps)



LM324 IC (Quad Op-Amp) pin diagram



74148 IC (Encoder) pin diagram

|    | INPUTS |            |   |   |   |   |   | OUTPUTS |    |    |    |
|----|--------|------------|---|---|---|---|---|---------|----|----|----|
| EJ | 0      | 3 <b>1</b> | 2 | 3 | 4 | 5 | 6 | 7       | A2 | A1 | A0 |
| Н  | х      | х          | х | х | х | х | х | х       | Н  | Н  | Н  |
| L  | Н      | Н          | Н | Н | Н | Н | Н | Н       | н  | Н  | Н  |
| L  | X      | x          | X | Х | х | х | Х | L       | L  | L  | L  |
| L  | Х      | х          | Х | х | х | х | L | Н       | L  | L  | н  |
| L  | х      | х          | х | х | х | L | Н | Н       | L  | Н  | L  |
| L  | х      | х          | Х | х | L | Н | Н | Н       | L  | Н  | н  |
| L  | х      | х          | х | L | Н | Н | Н | Н       | Н  | L  | L  |
| L  | X      | X          | L | Н | Н | Н | Н | Н       | н  | L  | Н  |
| L  | х      | L          | Н | Н | Н | Н | Н | Н       | н  | Н  | L  |
| L  | L      | Н          | Н | Н | Н | Н | Н | Н       | н  | Н  | Н  |

74148 IC (Encoder) Truth Table