## Encoders

An encoder is a digital circuit that performs the inverse operation of a decoder. An encoder has  $2^n$  (or less) input lines and n outputs lines. The output lines generate the binary code corresponding to the input value. An example of an encoder is the octal-to-binary encoder, whose truth table is given in Table 2-2. It has eight inputs, one for each of the octal digits, and three outputs that generate the corresponding binary number. It is assumed that only one input has a value of 1 at any given time; otherwise, the circuit has no meaning.

|                  | Inputs |       |       |       |       |       |       |                  | Outputs |       |  |
|------------------|--------|-------|-------|-------|-------|-------|-------|------------------|---------|-------|--|
| $\overline{D_7}$ | $D_6$  | $D_5$ | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | $\overline{A_2}$ | $A_1$   | $A_0$ |  |
| 0                | 0      | 0     | 0     | 0     | 0     | 0     | 1     | 0                | 0       | 0     |  |
| 0                | 0      | 0     | 0     | 0     | 0     | 1     | 0     | 0                | 0       | 1     |  |
| 0                | 0      | 0     | 0     | 0     | 1     | 0     | 0     | 0                | 1       | 0     |  |
| 0                | 0      | 0     | 0     | 1     | 0     | 0     | 0     | 0                | 1       | 1     |  |
| 0                | 0      | 0     | 1     | 0     | 0     | 0     | 0     | 1                | 0       | 0     |  |
| 0                | 0      | 1     | 0     | 0     | 0     | 0     | 0     | 1                | 0       | 1     |  |
| 0                | 1      | 0     | 0     | 0     | 0     | 0     | 0     | 1                | 1       | 0     |  |
| 1                | 0      | 0     | 0     | 0     | 0     | 0     | 0     | 1                | 1       | 1     |  |

TABLE 2-2 Truth Table for Octal-to-Binary Encoder

The encoder can be implemented with OR gates whose inputs are determined directly from the truth table. Output  $A_0 = 1$  if the input octal digit is 1 or 3 or 5 or 7. Similar conditions apply for the other two outputs. These conditions can be expressed by the following Boollean functions:

$$A_0 = D_1 + D_3 + D_5 + D_7$$

$$A_1 = D_2 + D_3 + D_6 + D_7$$

$$A_2 = D_4 + D_5 + D_6 + D_7$$

The encoder can be implemented with three OR gates.

## 2-3 Multiplexers

multiplexer

A multiplexer is a combinational circuit that receives binary information from one of  $2^n$  input data lines and directs it to a single output line. The selection of a particular input data line for the output is determined by a set of selection inputs. A  $2^n$ -to-1 multiplexer has  $2^n$  input data lines and n input selection lines whose bit combinations determine which input data are selected for the output.

A 4-to-l-line multiplexer is shown in Fig. 2-5. Each of the four data inputs  $I_0$  through  $I_3$  is applied to one input of an AND gate. The two selection inputs  $S_1$  and



**Figure 2-5** 4-to-1-line multiplexer.

 $S_0$  are decoded to select a particular AND gate. The outputs of the AND gates are applied to a single OR gate to provide the single output. To demonstrate the circuit operation, consider the case when  $S_1S_0 = 10$ . The AND gate associated with input  $I_2$  has two of its inputs equal to 1. The third input of the gate is connected to  $I_2$ . The other three AND gates have at least one input equal to 0, which makes their outputs equal to 0. The OR gate output is now equal to the value of  $I_2$ , thus providing a path from the selected input to the output.

The 4-to-l line multiplexer of Fig. 2-5 has six inputs and one output. A truth table describing the circuit needs 64 rows since six input variables can have  $2^6$  binary combinations. This is an excessively long table and will not be shown here. A more convenient way to describe the operation of multiplexers is by means of a function table. The function table for the multiplexer is shown in Table 2-3. The table demonstrates the relationship between the four data inputs and the single output as a function of the selection inputs  $S_1$  and  $S_0$ . When the selection inputs

TABLE 2-3 Function Table for 4-to-1-Line Multiplexer

| Sel   | ect   | Output         |  |  |
|-------|-------|----------------|--|--|
| $S_1$ | $S_0$ | $\overline{Y}$ |  |  |
| 0     | 0     | $I_0$          |  |  |
| 0     | 1     | $I_1$          |  |  |
| 1     | 0     | $I_2$          |  |  |
| 1     | 1     | $I_3$          |  |  |

data selector

are equal to 00, output Y is equal to input  $I_0$ . When the selection inputs are equal to 01, input  $I_1$  has a path to output Y, and similarly for the other two combinations. The multiplexer is also called a *data selector*, since it selects one of many data inputs and steers the binary information to the output.

The AND gates and inverters in the multiplexer resemble a decoder circuit, and indeed they decode the input selection lines. In general, a  $2^n$ -to-l-line multiplexer is constructed from an n-to- $2^n$  decoder by adding to it  $2^n$  input lines, one from each data input. The size of the multiplexer is specified by the number  $2^n$  of its data inputs and the single output. It is then implied that it also contains n input selection lines. The multiplexer is often abbreviated as MUX.

As in decoders, multiplexers may have an enable input to control the operation of the unit. When the enable input is in the inactive state, the outputs are disabled, and when it is in the active state, the circuit functions as a normal multiplexer. The enable input is useful for expanding two or more multiplexers to a multiplexer with a larger number of inputs.

In some cases two or more multiplexers are enclosed within a single integrated circuit package. The selection and the enable inputs in multiple-unit construction are usually common to all multiplexers. As an illustration, the block diagram of a quadruple 2-to-l-line multiplexer is shown in Fig. 2-6. The circuit has four multiplexers, each capable of selecting one of two input lines. Output  $Y_0$  can be selected to come from either input  $A_0$  or  $B_0$ . Similarly, output  $Y_1$  may have the value of  $A_1$  or  $B_1$  and so on. One input selection line S selects one of the lines in each of the four multiplexers. The enable input E must be active for normal

Enable — Select — EYQuadruple 0  $Y_1$ x All 0's  $2 \times 1$  $-Y_{9}$ 1 0 Amultiplexers  $A_3$  - $-Y_3$ 1 1 B(b) Function table  $B_1$  - $B_{2}$  - $B_3$  –

(a) Block diagram

Figure 2-6 Quadruple 2-to-1 line multiplexers.