

Figure 8-1 Major components of CPU.

reside in different memory systems leading to doubling the memory bandwidth. Example of nonembedded computers are all desktop systems such as personal computers. Example of embedded computers are microcontroller-based systems and digital signal processor-based (DSP) systems.

One boundary where the computer designer and the computer programmer see the same machine is the part of the CPU associated with the instruction set. From the designer's point of view, the computer instruction set provides the specifications for the design of the CPU. The design of a CPU is a task that in large part involves choosing the hardware for implementing the machine instructions. The user who programs the computer in machine or assembly language must be aware of the register set, the memory structure, the type of data supported by the instructions, and the function that each instruction performs.

Design examples of simple CPUs are carried out in Chaps. 5 and 7. This chapter describes the organization and architecture of the CPU with an emphasis on the user's view of the computer. We briefly describe how the registers communicate with the ALU through buses and explain the operation of the memory stack. We then present the type of instruction formats available, the addressing modes used to retrieve data from memory, and typical instructions commonly incorporated in computers. The last section presents the concept of reduced instruction set computer (RISC).

## 8-2 General Register Organization

In the programming examples of Chap. 6, we have shown that memory locations are needed for storing pointers, counters, return addresses, temporary results, and partial products during multiplication. Having to refer to memory locations for such applications is time consuming because memory access is the most time-consuming operation in a computer. It is more convenient and more efficient to store these intermediate values in processor registers. When a large number of registers are included in the CPU, it is most efficient to connect them through a common bus system. The registers communicate with each other not only for direct data transfers, but also while performing various microoperations. Hence it is necessary to provide a common unit that can perform all the arithmetic, logic, and shift microoperations in the processor.

bus system

A bus organization for seven CPU registers is shown in Fig. 8-2. The output of each register is connected to two multiplexers (MUX) to form the two buses A and B. The selection lines in each multiplexer select one register or the input data for the particular bus. The A and B buses form the inputs to a common arithmetic logic unit (ALU). The operation selected in the ALU determines the arithmetic or logic microoperation that is to be performed. The result of the microoperation is available for output data and also goes into the inputs of all the registers. The register that receives the information from the output bus is selected by a decoder. The decoder activates one of the register load inputs, thus providing a transfer path between the data in the output bus and the inputs of the selected destination register.

The control unit that operates the CPU bus system directs the information flow through the registers and ALU by selecting the various components in the system. For example, to perform the operation

$$R1 \leftarrow R2 + R3$$

the control must provide binary selection variables to the following selector inputs:

- **1.** MUX A selector (SELA): to place the content of *R*2 into bus *A*.
- **2.** MUX B selector (SELB): to place the content of *R*3 into bus *B*.
- **3.** ALU operation selector (OPR): to provide the arithmetic addition A + B.
- **4.** Decoder destination selector (SELD): to transfer the content of the output bus into R1.

The four control selection variables are generated in the control unit and must be available at the beginning of a clock cycle. The data from the two source registers propagate through the gates in the multiplexers and the ALU, to the output bus, and into the inputs of the destination register, all during the clock cycle interval. Then, when the next clock transition occurs, the binary information from the output bus is transferred into *R*1. To achieve a fast response time, the ALU is constructed with high-speed circuits. The buses are implemented with multiplexers or three-state gates, as shown in Sec. 4-3.

## Control Word

control word

There are 14 binary selection inputs in the unit, and their combined value specifies a *control word*. The 14-bit control word is defined in Fig. 8-2(b). It consists of four fields. Three fields contain three bits each, and one field has five bits. The three bits of SELA select a source register for the *A* input of the ALU. The three bits of SELB select a register for the *B* input of the ALU. The three bits of SELD select a destination register using the decoder and its seven load outputs. The five bits of OPR select one of the operations in the ALU. The 14-bit control word when applied to the selection inputs specify a particular microoperation.



Figure 8-2 Register set with common ALU.

Binary Code **SELA SELB SELD** 000 Input Input None 001 R1R1R1R2R2R2010 011 R3R3R3100 R4R4R4101 R5R5R5110 R6R6R6111 R7R7R7

TABLE 8-1 Encoding of Register Selection Fields

The encoding of the register selections is specified in Table 8-1. The 3-bit binary code listed in the first column of the table specifies the binary code for each of the three fields. The register selected by fields SELA, SELB, and SELD is the one whose decimal number is equivalent to the binary number in the code. When SELA or SELB is 000, the corresponding multiplexer selects the external input data. When SELD = 000, no destination register is selected but the contents of the output bus are available in the external output.

The ALU provides arithmetic and logic operations. In addition, the CPU must provide shift operations. The shifter may be placed in the input of the ALU to provide a preshift capability, or at the output of the ALU to provide postshifting capability. In some cases, the shift operations are included with the ALU. An arithmetic logic and shift unit was designed in Sec. 4-7. The function table for this ALU is listed in Table 4-8. The encoding of the ALU operations for the CPU is taken from Sec. 4-7 and is specified in Table 8-2. The OPR field has five bits and each operation is designated with a symbolic name.

TABLE 8-2 Encoding of ALU Operations

| OPR<br>Select                                                                          | Operation                                                                                                                                           | Symbol                                           |
|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
| 00000<br>00001<br>00010<br>00101<br>00110<br>01000<br>01010<br>01100<br>01110<br>10000 | Transfer $A$ Increment $A$ Add $A + B$ Subtract $A - B$ Decrement $A$ AND $A$ and $B$ OR $A$ and $B$ XOR $A$ and $B$ Complement $A$ Shift right $A$ | TSFA INCA ADD SUB DECA AND OR XOR COMA SHRA SHLA |

ALU

## **Examples of Microoperations**

A control word of 14 bits is needed to specify a microoperation in the CPU. The control word for a given microoperation can be derived from the selection variables. For example, the subtract microoperation given by the statement

$$R1 \leftarrow R2 - R3$$

specifies R2 for the A input of the ALU, R3 for the B input of the ALU, R1 for the destination register, and an ALU operation to subtract A-B. Thus the control word is specified by the four fields and the corresponding binary value for each field is obtained from the encoding listed in Tables 8-1 and 8-2. The binary control word for the subtract microoperation is 010 011 001 00101 and is obtained as follows:

| Field:        | SELA | SELB | SELD | OPR   |  |
|---------------|------|------|------|-------|--|
| Symbol:       | R2   | R3   | R1   | SUB   |  |
| Control word: | 010  | 011  | 001  | 00101 |  |

The control word for this microoperation and a few others are listed in Table 8-3.

The increment and transfer microoperations do not use the *B* input of the ALU. For these cases, the B field is marked with a dash. We assign 000 to any unused field when formulating the binary control word, although any other binary number may be used. To place the content of a register into the output terminals we place the content of the register into the *A* input of the ALU, but none of the registers are selected to accept the data. The ALU operation TSFA places the data from the register, through the ALU, into the output terminals. The direct transfer from input to output is accomplished with a control word of all 0's (making the *B* field 000).

TABLE 8-3 Examples of Microoperations for the CPU

Symbolic Designation

|                                  | Symbolic Designation |      |      |      |                    |
|----------------------------------|----------------------|------|------|------|--------------------|
| Microoperation                   | SELA                 | SELB | SELD | OPR  | Control Word       |
| $R1 \leftarrow R2 - R3$          | R2                   | R3   | R1   | SUB  | 010 011 001 00101  |
| $R4 \leftarrow R4 \lor R5$       | R4                   | R5   | R4   | OR   | 100 101 100 01010  |
| $R6 \leftarrow R6 + 1$           | R6                   | _    | R6   | INCA | 110 000 110 00001  |
| $R7 \leftarrow R1$               | R1                   | _    | R7   | TSFA | 001 000 111 00000  |
| Output $\leftarrow R2$           | R2                   | _    | None | TSFA | 010 000 000 000000 |
| $Output \leftarrow Input$        | Input                | _    | None | TSFA | 000 000 000 00000  |
| $R4 \leftarrow \text{sh} 1 \ R4$ | R4                   | _    | R4   | SHLA | 100 000 100 11000  |
| $R5 \leftarrow 0$                | R5                   | R5   | R5   | XOR  | 101 101 101 01100  |