# 6.004 Tutorial Problems L05 – The Digital Abstraction

**Note:** A small subset of essential problems are marked with a red star ( $\star$ ). We especially encourage you to try these out before recitation.

#### Problem 1. \*

Ms. Anna Logge, founder at a local MIT startup, has developed a device to be used as an inverter. Anna is considering the choice of parameters by which her logic family will represent logic values and needs your help.

The figure on the right shows the voltage transfer curve of a proposed inverter for a new logic family (you can find spare copies below).

Several possible schemes for mapping logic values to voltages are being considered, as summarized in the incomplete table below. *Noise Immunity* (the last row) is defined as the smaller of the two noise margins.

Complete the table by filling in missing entries. Choose each value to maximize the noise margins of the corresponding scheme. If the numbers in a scheme can't be completed such that the device functions as an inverter with positive noise margins, fill the entries for that column with Xs.



LNI's Possible Logic Mappings:

|                   | Scheme<br>A | Scheme<br>B | Scheme<br>C |         |                   |
|-------------------|-------------|-------------|-------------|---------|-------------------|
| V <sub>OL</sub>   | X           | 0.5         | 1           |         |                   |
| $V_{IL}$          | 2           | 1           | 0.5         |         | 764 m 11          |
| V <sub>IH</sub>   | X           | 3           | X           | VOL VIL | VIH VOH<br>2.86 5 |
| $V_{OH}$          | X           | 1           | \ \ \       |         |                   |
| Noise<br>Immunity | 1           | 05          | Į.          | BOJI    | 3 5               |
|                   |             |             |             | 7 2     | J                 |



#### Problem 2.

Suppose that you measured the voltage transfer curve of the device shown below. Can we find a signaling specification ( $V_{IL}$ ,  $V_{IH}$ ,  $V_{OL}$ ,  $V_{OH}$ ) that would allow this device to be a digital inverter? If so, give the specification that maximizes noise margin.



多面独NM 編等的, NM なるな後 VOH-Vコニ V2L-VOL アリー3 = X-0.5 サントラーンで フリー3 = X-0.5

## Problem 3. \*

XXXX. Will

Suppose we define all signaling thresholds in our digital system to be relative to the supply voltage, V<sub>DD</sub>:

- $V_{OL} = 0.1 V_{DD}$
- $V_{IL} = 0.4V_{DD}$
- $\bullet V_{\rm IH} = 0.6 V_{\rm DD}$
- $V_{OH} = 0.9 V_{DD}$



We want to connect two types of digital devices, A and B, that use different supply voltages,  $V_{DD,A}$  and  $V_{DD,B}$ . We are given that  $V_{DD,A} = 1V$ .

(1) In the circuit below, under what range of supply voltages V<sub>DD,B</sub> will the system work correctly?



(2) In the circuit below, under what range of supply voltages V<sub>DD,B</sub> will the system work correctly?



(3) For the same circuit as in part 2, under what range of supply voltages  $V_{DD,B}$  will the system have noise margins of at least 0.1V?



### Problem 4. \*

The following are voltage transfer characteristics of single-input, single-output devices to be used in a new logic family:



Your job is to choose a single set of signaling thresholds  $V_{OL}$ ,  $\hat{V}_{IL}$ ,  $\hat{V}_{OH}$ , and  $V_{IH}$  to be used with both devices to give the best noise margins you can. Recall that the VTC can touch the edge of the forbidden regions but not pass through those regions. Fill in your answers below, together with the resulting noise margins. You'll get partial credit for anything that works with nonzero noise margins; for full credit, maximize the noise immunity (i.e., the smaller of the two noise margins).

#### Problem 5.

The following are voltage transfer characteristics of devices to be used in a new logic family as an inverter and buffer, respectively:





Your job is to choose a single set of signaling thresholds  $V_{OL}$ ,  $V_{IL}$ ,  $V_{OH}$ , and  $V_{IH}$  to be used with both devices to give the best noise margins you can. Recall that the VTC can touch the edge of the forbidden regions but not pass through those regions. Fill in your answers below, together with the resulting noise margins. You'll get partial credit for anything that works with nonzero noise margins; for full credit, maximize each of the noise margins.

$$V_{OL} =$$
  $V_{IL} =$   $V_{IH} =$   $V_{OH} =$   $V_{OH} =$  Low Noise Margin = High Noise Margin =

Scratch copy of the VTC diagrams:





Problem 6. ★

The voltage transfer curve for an inverter is shown to the right. The manufacturer decided to crowdsource the digital signaling specifications for their inverter and has received some suggestions for  $V_{OL}$ ,  $V_{IL}$ ,  $V_{IH}$ , and  $V_{OH}$ , presented in tabular form below.

For each suggested specification, determine if the inverter would be a legitimate combinational device with non-zero positive noise margins. If it is a legitimate combinational device, give the noise immunity of the inverter (the smaller of the low and high noise margins) when operating under that specification. If the inverter wouldn't be a legitimate combinational device, please write NOT LEGIT in the rightmost column.



Fill in rightmost column for each suggested specification.

| Suggestion | $V_{OL}$ | $V_{I\!L}$ | $V_{IH}$ | $V_{OH}$ | Noise immunity, or<br>NOT LEGIT |
|------------|----------|------------|----------|----------|---------------------------------|
| #1         | 0.00     | 0.50       | 1.50     | 2.00     | NOT IEGIT                       |
| #2         | 0.25     | 0.75       | 1.25     | 1.75     | NOT I ROTT                      |
| #3         | 0.50     | 0.75       | 1.25     | 1.50     |                                 |
| #4         | 0.75     | 0.50       | 1.75     | 1.50     | 707 17 101                      |
|            |          |            |          |          | La L Cadr                       |

## Problem 7. ★

The circuit C shown below is a 2-input, 2-output combinational device.



Each of the three circuits below contains multiple copies of circuit C. **Note**: the  $\triangle$  symbol indicates a "floating" input.



(A) Below is one possible implementation of C:



Given this implementation, determine which of the above circuits are combinational.

Circuit 1

Circuit 2

Circuit 3

(B) Below is an alternative implementation of C:



Given this alternative implementation, determine which of the above circuits are combinational.

Circuit 1

Circuit 2

Circuit 3