## Microcontrollers & Embeded System Design ${\bf CSE~315}$

Md Awsaf Alam

April 16, 2018

## Contents

| 1 | 8086/8088 Hardware Specifications |         |                   |     |  |
|---|-----------------------------------|---------|-------------------|-----|--|
|   | 1.1                               | Class 1 | $\sec 2$          |     |  |
|   |                                   | 1.1.1   | Introductory text |     |  |
|   |                                   | 1.1.2   | Introductory text |     |  |
|   |                                   | 1.1.3   | description       |     |  |
|   | 1.2                               | Figure  |                   | . 6 |  |

4 CONTENTS

### Chapter 1

# 8086/8088 Hardware Specifications

#### 1.1 Class Lec 2

#### 1.1.1 Introductory text

This is the first CSE 300 class in Jan 2018 term. This is a new line. This is a new line. This is a new line. This is a new line.

#### 1.1.2 Introductory text

This is the first CSE 300 class in Jan 2018 term. This is a new line. This is a new line. This is a new line.

#### 1.1.3 description

 $\overline{RD}$ 

- Whenever this pin goes to logic 0, the data bus becomes receptive to data from the memory or I?O devices connected to the system.
- Floats to high impedence state during a hold acknowledge

**READY** • uP enters into WAIT state and remains idle if this pin is at logic 0

• No effect on operations of up, if this pin is at logic 1

INTR

- Used to request a h/w interrupt
- ullet If INTR is held high when IF=1, the up enters an interrupt acknowledge cycle ( INTA becomes active) after completion of the current instruction

**TEST** • An input that is tested by the WAIT instruction

 $\bullet$  If TEST is logic 0, the WAIT instruction functions as NOP

• If TEST is logic 1, the WAIT instruction waits for blueTEST to become 0

NMI • Non markable interrupt pin

• Similar to the INTR except that NMI does not check IF (whether it is 1)

**RESET** • Causes the uP to reset itself if this pin remains high for a minimum of four clocking periods

 whenever the up gets reset , it begins executing instructions at memory location FFFFOH and disables future interrupts by clearing IF

**CLK** • Provides the base timing signal to the up

• Clock signal must have at least 33% duty cycle (high for the one-third of the clocking period and low for two-third of the period)

**VCC** • Power supply input

• Provides +5.0 volt with 10% tolerance to the up

**GND** • 2 pins, both must be connected to ground

MN/MX • Selects either minimum mode or maximum mode operation of the up

BHE/S7 • Bus high Enable

- Used in 8086 to enable the most signifant data bus bits (D15 D8) during a read or write operations
- The state of S7 is always a logic 1

Minimum Mode Pins

IO/M or M/IO • Selects memory or I/O

Indicates

#### 1.2 Figures

Here, we will import figures. Figure 1.1 is our figure.

Lorem ipsum dolor sit amet, consectetuer adipiscing elit. Ut purus elit, vestibulum ut, placerat ac, adipiscing vitae, felis. Curabitur dictum gravida mauris. Nam arcu libero, nonummy eget, consectetuer id, vulputate a, magna. Donec vehicula augue eu neque. Pellentesque habitant morbi tristique senectus et netus et malesuada fames ac turpis egestas. Mauris ut leo. Cras viverra metus rhoncus sem. Nulla et lectus vestibulum urna fringilla ultrices. Phasellus eu tellus sit amet tortor gravida placerat. Integer sapien est, iaculis in, pretium quis, viverra ac, nunc. Praesent eget sem vel leo ultrices bibendum. Aenean faucibus. Morbi dolor nulla, malesuada eu, pulvinar at, mollis ac, nulla. Curabitur auctor semper nulla. Donec varius orci eget risus. Duis nibh mi, congue

figures/logo.png

Figure 1.1: BUET Logo

eu, accumsan eleifend, sagittis quis, diam. Duis eget orci sit amet orci dignissim rutrum.

Nam dui ligula, fringilla a, euismod sodales, sollicitudin vel, wisi. Morbi auctor lorem non justo. Nam lacus libero, pretium at, lobortis vitae, ultricies et, tellus. Donec aliquet, tortor sed accumsan bibendum, erat ligula aliquet magna, vitae ornare odio metus a mi. Morbi ac orci et nisl hendrerit mollis. Suspendisse ut massa. Cras nec ante. Pellentesque a nulla. Cum sociis natoque penatibus et magnis dis parturient montes, nascetur ridiculus mus. Aliquam tincidunt urna. Nulla ullamcorper vestibulum turpis. Pellentesque cursus luctus mauris.

Nulla malesuada porttitor diam. Donec felis erat, congue non, volutpat at, tincidunt tristique, libero. Vivamus viverra fermentum felis. Donec nonummy pellentesque ante. Phasellus adipiscing semper elit. Proin fermentum massa ac quam. Sed diam turpis, molestie vitae, placerat a, molestie nec, leo. Maecenas lacinia. Nam ipsum ligula, eleifend at, accumsan nec, suscipit a, ipsum. Morbi blandit ligula feugiat magna. Nunc eleifend consequat lorem. Sed lacinia nulla vitae enim. Pellentesque tincidunt purus vel magna. Integer non enim. Praesent euismod nunc eu purus. Donec bibendum quam in tellus. Nullam cursus pulvinar lectus. Donec et mi. Nam vulputate metus eu enim. Vestibulum pellentesque felis eu massa.

Quisque ullamcorper placerat ipsum. Cras nibh. Morbi vel justo vitae lacus tincidunt ultrices. Lorem ipsum dolor sit amet, consectetuer adipiscing elit. In hac habitasse platea dictumst. Integer tempus convallis augue. Etiam facilisis. Nunc elementum fermentum wisi. Aenean placerat. Ut imperdiet, enim sed gravida sollicitudin, felis odio placerat quam, ac pulvinar elit purus eget enim. Nunc vitae tortor. Proin tempus nibh sit amet nisl. Vivamus quis tortor vitae risus porta vehicula.

Fusce mauris. Vestibulum luctus nibh at lectus. Sed bibendum, nulla a faucibus semper, leo velit ultricies tellus, ac venenatis arcu wisi vel nisl. Vestibulum diam. Aliquam pellentesque, augue quis sagittis posuere, turpis lacus congue quam, in hendrerit risus eros eget felis. Maecenas eget erat in sapien mattis porttitor. Vestibulum porttitor. Nulla facilisi. Sed a turpis eu lacus commodo facilisis. Morbi fringilla, wisi in dignissim interdum, justo lectus sagittis dui, et vehicula libero dui cursus dui. Mauris tempor ligula sed lacus. Duis cursus enim

ut augue. Cras ac magna. Cras nulla. Nulla egestas. Curabitur a leo. Quisque egestas wisi eget nunc. Nam feugiat lacus vel est. Curabitur consectetuer.

Suspendisse vel felis. Ut lorem lorem, interdum eu, tincidunt sit amet, laoreet vitae, arcu. Aenean faucibus pede eu ante. Praesent enim elit, rutrum at, molestie non, nonummy vel, nisl. Ut lectus eros, malesuada sit amet, fermentum eu, sodales cursus, magna. Donec eu purus. Quisque vehicula, urna sed ultricies auctor, pede lorem egestas dui, et convallis elit erat sed nulla. Donec luctus. Curabitur et nunc. Aliquam dolor odio, commodo pretium, ultricies non, pharetra in, velit. Integer arcu est, nonummy in, fermentum faucibus, egestas vel, odio.

Sed commodo posuere pede. Mauris ut est. Ut quis purus. Sed ac odio. Sed vehicula hendrerit sem. Duis non odio. Morbi ut dui. Sed accumsan risus eget odio. In hac habitasse platea dictumst. Pellentesque non elit. Fusce sed justo eu urna porta tincidunt. Mauris felis odio, sollicitudin sed, volutpat a, ornare ac, erat. Morbi quis dolor. Donec pellentesque, erat ac sagittis semper, nunc dui lobortis purus, quis congue purus metus ultricies tellus. Proin et quam. Class aptent taciti sociosqu ad litora torquent per conubia nostra, per inceptos hymenaeos. Praesent sapien turpis, fermentum vel, eleifend faucibus, vehicula eu, lacus.