# Project 40: Partial Product Adder Multiplier

**A Comprehensive Study of Advanced Digital Circuits** 

By: Gati Goyal ,Abhishek Sharma, Nikunj Agrawal, Ayush Jain

Documentation Specialist: Dhruv Patel & Nandini Maheshwari

Created By Team Alpha

#### **Contents**

| 1  | Introduction                                                                        | 3           |
|----|-------------------------------------------------------------------------------------|-------------|
| 2  | Background                                                                          | 3           |
| 3  | Structure and Operation 3.1 Key Components                                          |             |
| 4  | Implementation in System Verilog                                                    | 4           |
| 5  | Test Bench                                                                          | 5           |
| 6  | Advantages and Disadvantages 6.1 Advantages                                         |             |
| 7  | Simulation Results                                                                  | 6           |
| 8  | Schematic                                                                           | 6           |
| 9  | Synthesis Design                                                                    | 7           |
| 10 | Conclusion                                                                          | 8           |
| 11 | Frequently Asked Questions (FAQs)  11.1 What is a Partial Product Adder Multiplier? | 8<br>8<br>8 |
|    |                                                                                     |             |

#### 1 Introduction

The Partial Product Adder Multiplier is a specialized multiplication method that efficiently computes the product of two binary numbers by leveraging the concept of partial products. This multiplier breaks down the multiplication process into simpler, manageable parts by generating partial products for each bit of the multiplier and then summing these products to obtain the final result.

In this approach, the Partial Product Adder Multiplier uses combinational logic to create a series of partial products based on the bits of the multiplicand and multiplier. Each bit of the multiplier triggers an AND operation with the multiplicand, producing a set of partial products. These partial products are then added together using an adder tree or other summation techniques to yield the final product.

This method enhances computational efficiency by organizing the multiplication into a structured process that simplifies hardware implementation. The Partial Product Adder Multiplier is particularly effective in digital circuit design, where it serves as a foundational component in applications such as digital signal processing, embedded systems, and high-performance computing environments. By optimizing the handling of binary multiplications, the Partial Product Adder Multiplier provides a reliable solution that balances speed, efficiency, and accuracy, making it a vital tool in modern digital arithmetic.

### 2 Background

The Partial Product Adder Multiplier is an efficient method for multiplying binary numbers by utilizing the concept of partial products. Traditional multiplication methods can be cumbersome and time-consuming, especially when dealing with larger bit-width numbers. The Partial Product Adder Multiplier simplifies the multiplication process by breaking it down into manageable components, generating partial products based on the bits of the multiplier.

In this method, each bit of the multiplier triggers an AND operation with the multiplicand, creating a series of partial products. These partial products are then organized and summed together using an adder tree or carry-save adder architecture. This structured approach allows for a more efficient hardware implementation, as it minimizes the number of required additions, which is particularly advantageous in high-performance computing environments.

The computational complexity of a standard multiplication method is  $O(n^2)$ , where n is the number of bits. However, by employing techniques such as parallel addition and optimizing the summation of partial products, the Partial Product Adder Multiplier can achieve better performance in practice, especially with larger inputs.

This multiplier is widely used in applications requiring efficient binary multiplication, including digital signal processing, embedded systems, and arithmetic logic units (ALUs) in CPUs. By streamlining the multiplication process, the Partial Product Adder Multiplier enhances computational speed and accuracy, making it a vital component in modern digital circuit design.

## 3 Structure and Operation

The \*\*Partial Product Adder Multiplier\*\* is specifically designed to efficiently multiply binary numbers by employing the concept of partial products. Its structure and operation focus on breaking down the multiplication process into simpler components, which enhances overall computational efficiency.

#### 3.1 Key Components

- **Input Ports**: The Partial Product Adder Multiplier receives two inputs, *A* and *B*, which represent the binary numbers to be multiplied. Each input is typically *n* bits wide.
- AND Gates: A series of AND gates generate the partial products by performing bitwise AND operations between each bit of the multiplier *B* and the multiplicand *A*. Each AND gate corresponds to a specific bit of the multiplier.

- Partial Product Matrix: The outputs of the AND gates form a matrix of partial products. Each row represents a shifted version of the multiplicand A, depending on the position of the corresponding bit in the multiplier B.
- Adder/Subtractor Tree: This unit sums the partial products generated by the AND gates. It can utilize carry-save adders or other efficient summation techniques to reduce the number of addition operations needed.
- **Control Unit**: The control unit coordinates the operations of the AND gates and the adder/subtractor tree, ensuring that the partial products are summed correctly to produce the final output.
- Output Port: The final output, *P* , represents the product of the multiplication and is typically 2*n* bits wide to accommodate potential overflow.

#### 3.2 Operational Steps

The operation of the Partial Product Adder Multiplier proceeds as follows:

- 1. **Input Initialization**: The binary numbers A and B are loaded into their respective registers.
- 2. **Partial Product Generation**: Each bit of the multiplier *B* is used to generate partial products via AND operations with the multiplicand *A*. This results in a series of partial products arranged in a matrix.
- 3. **Alignment of Partial Products**: The generated partial products are shifted appropriately according to their bit positions in *B* to ensure correct alignment for summation.
- 4. **Partial Product Summation**: The aligned partial products are then summed using the adder/subtractor tree. This step combines all the partial products into a single result.
- 5. **Final Output Generation**: The final product *P* is output as a binary number, typically represented in 2*n* bits wide to account for potential overflow during multiplication.

By employing the concept of partial products and efficient summation techniques, the Partial Product Adder Multiplier enhances the performance of binary multiplication, making it suitable for applications in digital signal processing, embedded systems, and other areas requiring rapid arithmetic operations.

### 4 Implementation in System Verilog

The following RTL code implements the Partial Product Adder Multiplier in System Verilog:

Listing 1: Partial Product Adder Multiplier

```
2 module partial_product_adder_multiplier (
      input logic [3:0] A, // 4-bit input A
      input logic [3:0] B, // 4-bit input B
      output logic [7:0] P // 8-bit output product P
6 );
      logic [7:0] partial_products [0:3]; // Array to hold partial
         products
      // Generate partial products
      always comb begin
10
          partial_products[0] = A & {4{B[0]}};
          partial_products[1] = (A & \{4\{B[1]\}\}\) \ll 1; // A * B1, shifted
              left by 1
          partial_products [2] = (A \& \{4\{B[2]\}\}) << 2; // A * B2, shifted
             left by 2
          partial_products[3] = (A & \{4\{B[3]\}\}\) \ll 3; // A * B3, shifted
              left by 3
```

#### 5 Test Bench

The following test bench verifies the functionality of the Partial Product Adder Multiplier :

Listing 2: Partial Product Adder Multiplier testbench

```
module tb_partial_product_adder_multiplier;
      logic [3:0] A, B;
      logic [7:0] P;
      partial_product_adder_multiplier uut (
          .A(A),
          .B(B),
          .P(P)
      );
11
      initial begin
          // Test various combinations of A and B
          for (int i = 0; i < 16; i++) begin
               for (int j = 0; j < 16; j++) begin
15
                   A = i;
                   B = j;
                   #10; // Wait for propagation delay
                   $display("A = %0d, B = %0d, P = %0d", A, B, P);
19
               end
          end
          // End simulation
23
           $finish;
      end
26 endmodule
```

### 6 Advantages and Disadvantages

#### 6.1 Advantages

- **High Computational Efficiency**: The Partial Product Adder Multiplier significantly reduces the number of necessary operations by generating partial products in parallel, leading to faster multiplication times compared to traditional methods.
- Parallel Processing Capability: The structure allows for the concurrent generation of multiple partial products, enhancing throughput and overall system performance in applications requiring rapid arithmetic.
- Flexibility in Bit-Width: This multiplier can efficiently handle various bit-widths, making it adaptable for different applications and system requirements without major redesigns.
- **Reduced Area Complexity**: Compared to conventional array multipliers, the Partial Product Adder Multiplier often requires fewer resources, simplifying the hardware design and potentially lowering costs.

#### 6.2 Disadvantages

- Partial Product Growth: As the bit-width increases, the number of partial products also increases, which can lead to more complex summation processes and potential latency issues.
- Latency in Summation: The accumulation of partial products may introduce delays, particularly in higher-bit-width multiplications, which can affect overall system performance.
- **Complexity of Control Logic**: Managing the generation and summation of partial products may require intricate control logic, complicating the implementation process and design.
- Power Consumption Concerns: The parallel processing capabilities, while advantageous, can lead to higher power consumption, posing challenges in power-sensitive applications and environments.

#### 7 Simulation Results



Figure 1: Simulation results of Partial Product Adder

#### 8 Schematic



Figure 2: Schematic of Partial Product Adder Multiplier

# 9 Synthesis Design



Figure 3: Synthesis of Partial Product Adder

cleated By

#### 10 Conclusion

The Partial Product Adder Multiplier represents a significant advancement in the field of digital arithmetic, providing an efficient method for multiplying binary numbers. By breaking down the multiplication process into manageable partial products, this multiplier optimizes the summation of these products, enhancing overall performance and speed, particularly in applications requiring high-frequency arithmetic operations.

The advantages of the Partial Product Adder Multiplier include its high computational efficiency, the ability to leverage parallelism in partial product generation, and reduced area complexity compared to traditional multiplication methods. Its flexibility makes it suitable for various bit-widths, catering to a wide range of applications in digital signal processing, embedded systems, and high-performance computing. However, challenges such as the growth of partial products with increasing bit-widths, latency in summation, and complexity in control logic must be considered during implementation.

In conclusion, the Partial Product Adder Multiplier is a powerful and efficient tool for binary multiplication, offering enhanced performance and scalability in digital designs. Its applications extend across multiple domains, making it a valuable component in modern computing environments. As the demand for high-speed arithmetic operations continues to rise, the Partial Product Adder Multiplier remains a crucial architecture for optimizing multiplication in digital circuits.

### 11 Frequently Asked Questions (FAQs)

#### 11.1 What is a Partial Product Adder Multiplier?

A Partial Product Adder Multiplier is a digital circuit designed to efficiently multiply binary numbers by generating partial products and summing them using adder circuits.

# 11.2 How does the Partial Product Adder Multiplier improve multiplication efficiency?

This multiplier improves efficiency by generating partial products in parallel and minimizing the number of necessary addition operations, allowing for faster computations compared to traditional multiplication methods.

# 11.3 What are the main components of a Partial Product Adder Multiplier?

The main components include input ports for the multiplicands, a partial product generation unit, an adder array for summing the partial products, and output ports for the final product.

# 11.4 In what applications is the Partial Product Adder Multiplier commonly used?

The Partial Product Adder Multiplier is commonly used in applications requiring efficient binary multiplication, such as digital signal processing, embedded systems, and high-performance computing tasks.

# 11.5 What are the trade-offs of using a Partial Product Adder Multiplier?

While this multiplier offers high efficiency and parallel processing capabilities, it may encounter issues with partial product growth, potential latency in summation, and increased complexity in control logic.

# 11.6 Can the Partial Product Adder Multiplier handle large bit-widths?

Yes, the Partial Product Adder Multiplier is designed to accommodate large bit-width multiplications, but careful consideration of design complexity and resource utilization is necessary as the bit-width increases.

Created By Team Alpha