## Birla Institute of Technology and Science – Pilani, Hyderabad Campus Second Semester 2018-19

## CS F342: Computer Architecture Assignment (20 Marks)

1. (a) Implement 4-stage pipelined processor in Verilog. This processor supports data transfer (mov), addition (add) and Unconditional Jump (J) instructions only. The processor should implement forwarding to resolve data hazards. The processor has Reset, CLK as inputs and no outputs. The processor has instruction fetch unit, register file (with 8 8-bit registers), Execution and Writeback unit. Read and write operations on Register file can happen simultaneously and should be independent of CLK. The processor also contains three pipelined registers IF/ID, ID/EX and EX/WB. When reset is activated the PC, IF/ID, ID/EX, EX/WB registers are initialized to 0, the instruction memory and registerfile get loaded by **predefined values**. When the instruction unit starts fetching the first instruction the pipeline registers contain unknown values. When the second instruction is being fetched in IF unit, the IF/ID registers will hold the instruction code for first instruction. When the third instruction is being fetched by IF unit, the IF/ID register contains the instruction code of second instruction, ID/EX register contains information related to first instruction and so on. (Assume 8-bit PC. Also Assume Address and Data size as 8-bits) The instruction and its 8-bit instruction format are shown below:

**mov DestinationReg, SourceReg** (Moves data in register specified by register number in Rsrc field to a register specified by register number in RDst field. Opcode for mov is 00)

| Op | ОО | de |
|----|----|----|
|----|----|----|

| 00  | RDst | RSrc |
|-----|------|------|
| 7:6 | 5:3  | 2:0  |

Example usage: mov R2, R0 (R2←R0)

add DestinationReg, SourceReg (adds data in register specified by register number in Rsrc field to data in register specified by register number in RDst field. Result is stored in register specified by register number in RDst field. Opcode for add is 01)

### Opcode

| 01  | RDst | RSrc |
|-----|------|------|
| 7:6 | 5:3  | 2:0  |

Example usage: add R2, R0 (R2←R2+R0)

**j L1** (Jumps to an address generated by adding PC+1 to the Signextended data specified in instruction field (5:0). Opcode for j is 11)

#### Opcode

| 11  | Partial Jump Address |
|-----|----------------------|
| 7:6 | 5:0                  |

Example usage: j L1 (Jump address is calculated using PC relative addressing)

Assume the register file contains 8 registers (R0-R7) each register can hold 8-bit data. On reset register file should get initialized such that R0 = 0, R1 = 1, R2 = 2, R3 = 3 ...etc. On reset assume that the instruction memory gets initialized with four instructions.

```
mov Rx, Ry
add Ry, Rx
add Rz, Ry
j L1
mov Rx, Rz
```

L1: add Rx, Rz

Where x, y, z are related to last 3 digits of your ID No.

If ID number: 20XXXXXXABCH, then  $x = A \mod 8 (A\%8)$ ,  $y = (B+2) \mod 8 ((B+2)\%8)$ ,  $z = (C+3) \mod 8 ((C+3)\%8)$ ,

A partial block level representation of 4-stage pipelined processor is shown below. Please note that for registerfile implementation, both read and write are independent of CLK. Write operation depends on control signal.



As part of the assignment three files should be submitted in zipped folder.

- 1. PDF version of this Document with all the Questions below answered with file name as IDNO\_NAME.pdf.
- 2. Design Verilog Files for all the Sub-modules (instruction fetch, Register file, forwarding unit).
- 3. Design Verilog file for the main processor.

The name of the zipped folder should be in the format IDNO NAME.zip

The due date for submission is 21-April-2019, 5:00 PM.

Name: Ayush Mall ID No: 2016A3PS0163G

# **Questions Related to Assignment**

1. Draw the complete Datapath and show control signals of the 4-stage pipelined processor. A sample Datapath for 5-stage pipelined MIPS processor has been discussed in class. A ppt named Assignmenthelp.ppt contains this 5-stage processor and is uploaded in CMS. You can modify this according to your specification.



**2.** List the control signals used and also the values of control signals for different instructions. Answer:

| Instructions | Control Signals |            |           |  |  |  |
|--------------|-----------------|------------|-----------|--|--|--|
|              |                 | 0 0 0 1    | DG G 1    |  |  |  |
|              | Reg_write       | Out_Select | PC_Select |  |  |  |
| mov          | 1               | 1          | 0         |  |  |  |
| add          | 1               | 0          | 0         |  |  |  |
| j            | 0               | 0          | 1         |  |  |  |

3. Implement the Instruction Fetch block. Copy the <a href="mage">image</a> of Verilog code of the Instruction fetch block here

```
module IM block(
  input [7:0] PC,
  input reset,
  output [7:0] Instruction code);
  reg [7:0] Instruction_mem [31:0];
  assign Instruction code = Instruction mem[PC];
  always@(negedge reset)
  begin
    if(reset == 0)
    begin
      Instruction_mem[0] <= 8'h08;</pre>
      Instruction_mem[1] <= 8'h41;</pre>
      Instruction mem[2] <= 8'h70;</pre>
      Instruction_mem[3] <= 8'h81;</pre>
      Instruction_mem[4] <= 8'h0E;</pre>
      Instruction_mem[5] <= 8'h4E;</pre>
    end
  end
endmodule
```

4. Implement the Register File and copy the image of Verilog code of Register file unit here.

```
module Reg_File(
       input [2:0] Reg1,
       input [2:0] Reg2,
       input [2:0] Write reg,
       input [7:0] Data_Write,
       input RegWr control,
       input reset,
10
       output reg [7:0] Data_Reg1,
       output reg [7:0] Data Reg2
11
12
       );
13
       reg [7:0] Reg mem [7:0];
       always@(negedge reset)
       begin
         if(reset == 0)
18
         begin
20
            Reg mem[0] = 0;
21
            Reg_mem[1] = 1;
            Reg_mem[2] = 2;
            Reg mem[3] = 3;
            Reg mem[4] = 4;
24
25
            Reg_mem[5] = 5;
            Reg mem[6] = 6;
            Reg_mem[7] = 7;
28
         end
       end
       always@(*)
       begin
         Data_Reg1 <= Reg_mem[Reg1];</pre>
         Data Reg2 <= Reg mem[Reg2]; //for sequential execution
         if(RegWr control == 1)
            Reg_mem[Write_reg] <= Data_Write;</pre>
       end
     endmodule
```

5. Determine the condition that can be used to detect data hazard?

```
Answer: (ID_EX_Regwrite==1)&&((EX_WB_Rdst==ID_EX_Rsrc)||(EX_WB_Rdst==ID_EX_Rdst))
```

6. Implement the forwarding unit and copy the image of Verilog code of forwarding unit here.

```
\blacktriangleleft \blacktriangleright
                                                          Reg file.v ×
                                                                              Fowarding_Unit.v
      module Forwarding Unit(
         input [2:0] EX_WB_R1,ID_EX_R1,ID_EX_R2,
        input ID EX regwrite,
        output reg ID_Forward_control);
        always@(*)
        begin
           if((EX_WB_R1 == ID_EX_R2)&&(ID_EX_regwrite == 1))
             ID_Forward_control = 1;
           else if((EX_WB_R1 == ID_EX_R1)&&(ID_EX_regwrite == 1))
             ID Forward control = 1;
11
12
           else
13
             ID_Forward_control = 0;
        end
      endmodule
```

7. Implement complete processor in Verilog (using all the Datapath blocks). Copy the <u>image</u> of Verilog code of the processor here. (Use comments to describe your Verilog implementation)

```
module Processor(
  input clk, reset);
 wire [7:0] IF PC in, IF PC out, IF PC next;
 wire [7:0] IF_Instruction_code;
 reg [7:0] IF ID PC next, IF ID Instruction code;
 wire [7:0] ID Instruction code, ID jmp address;
 wire [1:0] ID Opcode;
 wire [2:0] ID_R1, ID_R2;
 wire [5:0] ID address;
 wire ID regwrite, ID Out select, ID PC select, EX_Forward_control;
 wire [7:0] ID_Read_data_R1,ID_Read_data_R2,ID_PC_Jump_address,ID_PC_nex
 reg [7:0] ID_EX_Read_data_R1, ID_EX_Read_data_R2;
 reg [2:0] ID_EX_R1,ID_EX_R2;
 reg ID EX regwrite, ID EX Out select;
 wire [7:0] EX Read data R1,EX Read data R2,EX added data,EX final data;
 wire [2:0] EX R1, EX R2;
 wire EX_regwrite,EX_Out_select;
 wire [7:0] EX Write data;
 reg [7:0] EX_WB_Write_data;
 reg [2:0] EX_WB_R1;
 reg EX_WB_regwrite;
 wire [2:0] WB_R1;
 wire WB_regwrite;
 wire [7:0] WB Write data;
//IF stage : Mux, PC_counter, IM
 //first two letters denoting which stage that signal is coming from
PC Reset PC(clk,reset,IF PC in,IF PC out);
MUX_21 M1(IF_PC_out,ID_PC_Jump_address,ID_PC_select,IF_PC_next);
Ex_block Pc_inc(1,IF_PC_next,IF_PC_in);
IM_block IM1(IF_PC_next,reset,IF_Instruction_code);
```

```
//IF-ID Reg
   // IF/ID Register
    always@(posedge clk or negedge reset)
      if(reset == 0)
      begin
        IF_ID_PC_next = 0;
        IF_ID_Instruction_code = 0;
      else
      begin
        IF ID PC next = IF PC in;
        IF_ID_Instruction_code = IF_Instruction_code;
      end
    end
   //ID stage : Decoder, Control Unit, Control Hazard
    assign ID_Instruction_code = IF_ID_Instruction_code;
    assign ID_PC_next = IF_ID_PC_next;
    ID_block ID(ID_Instruction_code,ID_Opcode,ID_R1,ID_R2,ID_address);
    Control_Unit CU(ID_Opcode,ID_regwrite,ID_Out_select,ID_PC_select);
    Reg File RF(ID R1,ID R2,WB R1,WB Write data,WB regwrite,reset,ID Read data R1,ID Read data R2);
    Sign_Extend S1(ID_address,ID_jmp_address);
    Ex_block addJump(ID_PC_next,ID_jmp_address,ID_PC_Jump_address);
     // ID/EX Register
 // ID/EX Register
always@(posedge clk or negedge reset)
begin
  if(reset ==0)
  begin
    ID_EX_R1 = 0;
    ID EX R2 = \theta;
    ID EX Read data R1 = 0;
    ID_EX_Read_data_R2 = 0;
    ID_EX_regwrite = 0;
```

```
always@(posedge clk or negedge reset)
begin

if(reset ==0)
begin

ID_EX_R1 = 0;
ID_EX_R2 = 0;
ID_EX_Read_data_R1 = 0;
ID_EX_Read_data_R2 = 0;
ID_EX_regwrite = 0;
ID_EX_out_select = 0;

end
else
begin

ID_EX_R1 = ID_R1;
ID_EX_R2 = ID_R2;
ID_EX_Read_data_R1 = ID_Read_data_R1;
ID_EX_Read_data_R2 = ID_Read_data_R2;
ID_EX_regwrite = ID_regwrite;
ID_EX_regwrite = ID_out_select;

end
end
```

```
//Ex_block : ALU, Forwarding unit
 assign EX_Read_data_R1 = ID_EX_Read_data_R1;
 assign EX_Read_data_R2 = ID_EX_Read_data_R2;
 assign EX_regwrite = ID_EX_regwrite;
 assign EX_Out_select = ID_EX_Out_select;
 assign EX_R1 = ID_EX_R1;
 assign EX_R2 = ID_EX_R2;
Forwarding_Unit FU(EX_WB_R1,ID_EX_R1,ID_EX_R2,ID_EX_regwrite,EX_Forward_control);
 MUX_21 muxFWD(EX_Read_data_R1,WB_Write_data,EX_Forward_control,EX_final_data);
 Ex_block EX(EX_final_data,EX_Read_data_R2,EX_Added_data);
 MUX_21 mux2(EX_added_data,EX_Read_data_R2,EX_Out_select,EX_Write_data);
  // EX/WB Register
 always@(posedge clk or negedge reset)
 begin
    if(reset == 0)
   begin
     EX_WB_Write_data = 0;
     EX_WB_regwrite = 0;
     EX_WB_R1 = 0;
    end
    else
   begin
     EX WB Write data = EX Write data;
     EX_WB_regwrite = EX_regwrite;
     EX_WB_R1 = EX_R1;
   end
 end
 // WB Stage
 assign WB_Write_data = EX_WB_Write_data;
 assign WB_regwrite = EX_WB_regwrite;
 assign WB_R1 = EX_WB_R1;
```

8. Test the processor design by generating the appropriate clock and reset. Copy the <u>image</u> of your testbench code here.

```
module testb_main;
        reg clk, reset;
       Processor main(clk,reset);
        initial begin
        clk = 1'b0;
        repeat(100)
        #10 clk = ~clk;
        #10 $finish;
10
11
        end
12
13
       initial begin
14
        reset = 1'b1;
        #5 reset = 1'b0;
       #10 reset = 1'b1;
17
       end
     endmodule
20
21
```

9. Verify if the register file is getting updated according to the set of instructions (mentioned earlier).

Copy verified **Register file** waveform here (show only the Registers that get updated, CLK, and RESET):



**Unrelated Questions** 

What were the problems you faced during the implementation of the processor?

Answer: For some reason, the R0 register would always take a high impedance value and any operation with it would give the value ZZ . The jump is happening.

Did you implement the processor on your own? If you took help from someone whose help did you take? Which part of the design did you take help for?

Answer: I implemented it on my own. I had my confusions as to how to solve the control hazard. I took helo from Kushagra Shah in preventing control hazard. He also suggested that I should declare all my registers in the main processor file itself, which I did.

# **Honor Code Declaration by student:**

- My answers to the above questions are my own work.
- I have not shared the codes/answers written by me with any other students. (I might have helped clear doubts of other students).
- I have not copied other's code/answers to improve my results. (I might have got some doubts cleared from other students).

Name: Ayush Mall Date: 2016A3PS0163g

**ID No.:** 2016a3ps0163G