# International Institute of Information Technology Bangalore

# 5x5 Systolic Array Implementation for 3x3 Matrix Multiplication

Ayyappa Koppuravuri (IMT2020555) Ayyappa.Koppuravuri@iiitb.ac.in

August 5, 2022



#### Aim

Write a program for 3x3 Matrices multiplication using 5x5 systolic array model in Verilog to integers, IEEE-754 Single precision floating point numbers, and IEEE-754 Half precision floating point numbers. Also Synthesis the code, implementation, generating bit streams using the software Vivado, and programming it on an FPGA (Basys-3 board/Zed Board).

#### Objectives Accomplished

- Written a code in verilog for matrix multiplication using 5x5 systolic array model and was able to test it successfully in all the three data types mentioned in above objective. The code is expected to be generalised in a way that it is applicable to all the data types which are similar to IEEE-754 numbers but varying with N,e,m, and  $N \le 32$  where N is total no of bits, e is total no of exponent bits, and m is no of mantissa bits.
- Synthesis the code in Vivado and confirmed output in Post-Synthesis simulation for all the three data types.
- Runned Implementation in Vivado and tested the output using Post-Implementation simulation for all the three data types.
- Able to generate Bit streams in Vivado for all the data types and Programmed it on FPGA boards either Basys-3/Zed board according to resource constrains. But, The output observed in ILA is not as expected.

#### Objectives remaining to be accomplised/Future Objectives

- Programming on FPGA Boards again for all the three data types and debug it.
- Finding a way to decrease the no of clock cycles for accessing Block Rams. Because, The total no of clock cycles used for accessing inputs are around 18 and the total no of clock cycles taken for systolic array for multiplication is around 9.
- Testing it for Bfloat-16 data type also.
- Linking all the Codes of different data types to a single project.
- Using this for its applications like Convolution.

#### Code

link for the code - Systolic Array

## Model of the Systolic array implemented

#### PE(Processing element)

The Processing Element in this particular systolic array has three inputs  $\mathbf{c}$ ,  $\mathbf{b}$ , and  $\mathbf{c}$  which has outputs  $\mathbf{a'} = \mathbf{a}$ ,  $\mathbf{b'} = \mathbf{b}$ , and  $\mathbf{c'} = \mathbf{c} + \mathbf{a} * \mathbf{b}$ . The operation  $\mathbf{c} + \mathbf{a} * \mathbf{b}$  can be considered as the common operation programmed in these processing elements. The outputs  $\mathbf{a'}$ , and  $\mathbf{b'}$  are the outcome of the property of the **PE** acting as a hardware Register holding data for a clock cycle. These operations are briefly described using a block diagram in **Fig. 1**.

There is no much change in the implementation of PE for other data types as two functions namely fadd, and fmul are created in the PE's of floating point numbers for their addition, and mutiplication.



Figure 1: Internal Structure of the PE used in the Systolic Array for integer data type

#### 0.1 Delay block

A Delay block is just a group of flipflops for holding data for a clock cycle which is triggered to all the Delay blocks and Processing Elements at a time. These are used to make the Systolic Array symmetrical. In this case the Systolic Array is  $\mathbf{5x5}$  structured. The inputs to the delay block are  $\mathbf{a}$ , and  $\mathbf{b}$ . The outputs of the delay block are a' = a, and b' = b. The schematic of delay block is shown in **Fig. 2** 



Figure 2: Schematic of Delay Block used in the Systolic Array

#### Systolic Array

The systolic array used for matrix multiplication of 3x3 matrices have inputs  $A_{3x3}$ , and  $B_{3x3}$ .

The whole process process takes 8 clock cycles of duration, In which each row of the Matrix A is passed to a00, a10, and a20 and the first column of Matrix B is passed to b00, b01, and b02. The second row of the Matrix A is passed to a10, a20, and a30, and the second column of the Matrix B is passed to b01, b02, and b03 respectively. Similarly, The third of row of the Matrix A is passed to a20, a30, and a40, and the third column of the Matrix B is passed to b02, b03 and b04 respectively in the first consecutive clock cycles. Other values remains as zero. This is given in **Fig. 3** 

The output of the Matrices Multiplication namely D is collected at c35, c45, c55, c35, and c45 of the systolic array. D00, D01, D02, D10, and D20 are collected at c55, c45, c35, c54, and c53 indices of the systolic array at 6<sup>th</sup> clock cycle of the process. Similarly, The indices D12, D11, D21 of the output matrix are collected at the indices c45, c55, and c54 of the systolic array at 7<sup>th</sup> clock cycle of the process. Lastly, the index D22 of the



Figure 3: Description of Inputs in Systolic array

Matrix D is collected at the index c55 of the systolic array at 8<sup>th</sup> clock cycle of the process.

The above explanation is for the case, If initially all the Zeros are not passed through the systolic array.

The Structure of the model we are using for Matrix multiplication is given in  $\mathbf{Fig.}\ \mathbf{4}$  along with appropriate indexing used for above description.

Figure 4: Schematic of Systolic Array

### Results

#### Integers

For the Matrices 
$$A = \begin{bmatrix} 1 & 2 & 3 \\ 4 & 5 & 6 \\ 7 & 8 & 9 \end{bmatrix}$$
,  $B = \begin{bmatrix} 1 & 2 & 3 \\ 4 & 5 & 6 \\ 7 & 8 & 9 \end{bmatrix}$   
The output Matrix is:  $D = \begin{bmatrix} 30 & 36 & 42 \\ 66 & 81 & 96 \\ 102 & 126 & 150 \end{bmatrix}$ 



Figure 5: waveform for an example of integer data type taken from Verilog  $\,$ 

#### **IEEE-754 Single Precision Floating Points**

For the Matrices





Figure 6: waveform for an example of Single precision datatype

#### **IEEE-754** Half Precision Floating Points

```
For the Matrices
     0100011001000000
                        0100000001011100
                                           0100001011001100
     1100010001001100
                        0011110001100110
                                           0100010110000000
A =
     0100100001010101
                        1100100010011001
                                           00000000000000000
     Γ00111010000000000
                        01001010000000000
                                           01000010000000000
     0100101000101011
                                           11000111010111100
                        0000000000000000
B =
     0100100000001111
                        0100011011110000
                                           010000000000000000
The output Matrix is
      0101001101100101
                        0101011000101010
                                           0100100011000010
     0101001011100000
                                           11001000111111110
D =
                        11001010101110000
     11010110101011110
                        0101011010000000
                                           0101010111011010
```



Figure 7: waveform for an example of Half precision datatype

#### Observations

- PE and Delay blocks to be triggered only either with Posedge clock or negedge clock else Vivado cannot allocate required flipflops to the blocks required.
- Integer data type is taken as 32 bit sized numbers in this model.
- Single precision numbers required Zed board to program on because of the resource constraint i.e, unsufficient no of LUT's
- Block Ram used in this model have 2 clock cycles delay. The code is written accordingly to this condition.
- To get rid of place-design error while implementation caused because of unsufficient no of ports VIO(Virtual input/Output) and ILA(Integrated Logic Analyser) are added as well as to give inputs easily.

#### Resources

- Youtube video for Systolic array
- IEEE-754 numbers
- IEEE-754 Floating point binary Arithmetic
- Flaoting point Addition
- Floating point Substraction(will be used to add two opposite signed numbers)
- Multiplication of Floating point numbers
- Half Precision numbers
- Bfloat 16