# **Identifying Persistent X States in Serving RAM's Read Path**

This analysis focuses on an early-stage waveform captured during simulation of an SRAM module with a Wishbone interface. The waveform highlights a critical issue: persistent X (undefined) values on the o\_rdata signal for multiple cycles during read operations. This behavior can lead to non-deterministic data reads and violates expected timing behavior for memory access. By examining this waveform, we pinpoint the underlying causes and their ripple effects on the bus signaling and output data.

# Value **¼** rst i\_raddr\_top[7:0] ¼ i ren top Wi\_waddr\_top[7:0] 00 0000000 ₩ i\_wb\_dat\_top[31:0] 00000000 ₩ i wb sel top[3:0] i\_wb\_stb\_top 5a MEMSIZE(31:0) 00000400 ₩ i\_clk ₩ i\_waddr[9:0] 3f5 ₩ i\_wdata[7:0] i\_raddr[9:0]

# **Phase-I:**

Figure: 01 – Faulty Read Behavior – Baseline Waveform for Debugging

# **Analysis of the Waveform (Image Above)**

This waveform captures faulty behavior in the SRAM's read path. Specifically:

- → o\_rdata\_top[7:0] and o\_rdata[7:0] stay X for an extended duration, even after valid address and enable signals are applied.
- → A read request is made (i\_ren\_top = 1, i\_raddr\_top = 0x00) while the system is out of reset, yet the read data output is not valid for multiple clock cycles.
- → o\_rdata is not driven immediately and stays undefined. This suggests either the internal memory was not initialized or the logic to drive o\_rdata was gated behind handshake signals.
- → Meanwhile i\_wdata\_top, i\_waddr\_top, etc. show correct behavior, confirming the write path works fine.

#### Core Problem

Figure 01 represents a **functional issue** — not just a transient glitch. The prolonged undefined state of o\_rdata makes it unreliable during the first few read cycles. The root cause lies in the lack of:

- → Proper memory initialization,
- → Default assignments to output signals,
- → Immediate data forwarding logic upon valid reads.

This behavior must be corrected to ensure timing-accurate and deterministic reads from the memory module.

# Name | Value | Value

#### **Phase-II:**

Figure: 02 – Regions of fault identified

#### **■ Yellow Region: Reset is High**

In the yellow-highlighted segment at the beginning of the simulation, the i\_rst signal is asserted (1). During this phase:

- → Although the clock is toggling, the design is **logically in reset**.
- → Even if the serving\_ram module does not contain explicit reset logic, it is being driven by signals from servile rf mem if which is sensitive to reset.
- → Since the memory isn't being read or written (due to the system still in reset), and because o rdata is not explicitly assigned during reset, it remains **undefined** (X).

# ■ Pink Region: Write Enable (i wen) is High

In this highlighted segment, you observe that i\_wen is high, indicating a **write operation** is taking place. During this time:

- → The RAM is writing i wdata to the location specified by i waddr.
- → However, in the original implementation of serving\_ram, the o\_rdata register is **only updated when i\_wen is low** (i.e., during a read).
- → Since o\_rdata is not assigned during writes, its value **lingers in an undefined state** unless previously defined.

# **■**Orange Region: Address Setup Violation

This region highlights a **timing issue** — the read address i\_raddr is not stable before the rising edge of i\_clk.

- → RAM typically requires **address setup time**, meaning the address should be stable for a short duration **before the clock edge**.
- → In this case, i raddr is changing exactly at or just before the rising edge.
- → This means the value latched by the RAM could be unpredictable or lead to undefined behavior.
- → The result is that the mem[i\_raddr] access in the RAM returns an X, which is then assigned to o rdata.

# **Phase-III:**



Figure: 03 – Response after memory initialization

```
INFO: [XSIM 43-4323] No Change in HDL. Linking previously generated obj files to create kernel INFO: [USF-XSim-69] 'elaborate' step finished in 'l' seconds
Time resolution is 1 ps
Running RAM translation/access test...
[READ TEST] Addr: 0x0a, Expected: 0x5A, Got: 0x5a
```

Initially, o\_rdata is undefined (X) because it hasn't been assigned a value before the first clock edge. After the rising edge of i\_clk and deassertion of i\_rst, a write occurs (i\_wen=1, writing 0x5a to address 0x3f). On the subsequent read (i\_wen=0), o\_rdata correctly outputs 0x5a, confirming successful memory write and readback.

#### **Phase-IV:**



Figure: 04 – X during first clock cycle

#### **Observation**

During simulation of the top module, the output signal o\_rdata displays an unexpected behavior:

- → o rdata is explicitly initialized to 8'h00 in the initial block.
- → However, in the waveform, the value of o\_rdata becomes X (undefined) during the very first clock cycle.
- → Afterward, the value stabilizes to valid data.

This behavior is misleading, especially considering that both the memory (mem) and o\_rdata were initialized to 0.

#### The Problem

Even though o rdata is initialized as follows:

```
initial begin
o_rdata = 8'h00;
for (i = 0; i < depth; i = i + 1)
   mem[i] = 8'h00;
end</pre>
```

It turns into X on the first rising edge of i clk.

- → Initialization did occur correctly at simulation time zero.
- $\rightarrow$  Memory contents were all zero (mem[i] = 8'h00).
- → Input signals like i ren, i raddr seemed to be valid.

Yet, o rdata was not valid during the first active cycle.

#### Reason:

# 1. initial Block is overridden by the Always Block

The initial block sets o\_rdata = 0 before any clock activity begins. But once the simulation reaches the first posedge i\_clk, the always @ (posedge i\_clk) block takes over.

If this always block does not assign a value to o rdata on that first clock edge, then:

- → o rdata now has a new driver (from the always block), but no value is assigned.
- $\rightarrow$  As a result, Verilog simulators interpret it as **undefined** (X).

# 2. Missing Reset Assignment

Initially, the always block looked like:

```
always @(posedge i_clk) begin
  if (i_wen)
    mem[i_waddr] <= i_wdata;
  else
    o_rdata <= mem[i_raddr];
end</pre>
```

# Now if:

i\_wen = 1 during the first clock edge, the if (i\_wen) condition will be true. The write operation will occur, but o rdata is not assigned at all in this cycle.

#### As a result:

The simulator detects that o\_rdata has **no assigned value from the always block**. Since initial values are overridden by procedural assignments once simulation starts, o\_rdata becomes X.

# The Solution

To ensure o\_rdata never becomes undefined:

# 1. Reset Sensitivity:

Code was updated to:

```
always @(posedge i_clk) begin
if (i_rst)
   o_rdata <= 8'h00;
   if (i_wen)
      mem[i_waddr] <= i_wdata;
   else
   o_rdata <= mem[i_raddr];
end</pre>
```

This ensures that o\_rdata is assigned a **known value (0)** at the first clock edge when reset is active.

# **Result:**



**Figure: 04** – No undefined values in o rdata (RAM output)