# RISC-V GCC possible inefficiencies

- The function is big and performs a lot of operations
- Hard to precisely make a comparison, but... we can note something!
- ARM and GCC code have approx the same number of mem ops (250)
- The ratio of compressed/uncompressed memory ops is the same
- ARM always keeps the same register as base address for +65% of memory ops. This reg is never modified
- RISC-V uses multiple regs, every time modifying them



```
·14aca: 6f3b · · · · · · ldr ·r3, [r7, #112] · ; 0x70
·14acc: 6d7c · · · · · ldr ·r4, [r7, #84] ·; 0x54
·14ad0: f107 ·019c · · add.w ·r1, r7, #156 · ; 0x9c
```

```
      1dfd8: 777d
      lui a4,0xfffff

      1dfda: ec870793
      addi a5,a4,-312

      1dfde: 97a2
      add a5,a5,s0

      1dfe0: 438c
      lw a1,0(a5)

      1dfe2: ed470793
      addi a5,a4,-300

      1dfe6: ec070713
      addi a4,a4,-320

      1dfea: 97a2
      add a5,a5,s0

      1dfec: 9722
      add a4,a4,s0

      1dfee: 439c
      lw a5,0(a5)

      1dff0: 4318
      lw a4,0(a4)
```

**ARM** code: 173 mem ops on 256 use r7 as base reg. r7 is loaded in the beginning and never modified.

**HCC** code: before a memory operation, the code loads a value into a reg and adds an offset.

- The way GCC schedules the operations seems redundant.
- In this fragment of code, the net effect is to load values in a1, a4, a5.

```
      1dfd8: 777d
      lui a4,0xfffff

      1dfda: ec870793
      addi a5,a4,-312

      1dfde: 97a2
      add a5,a5,s0

      1dfe0: 438c
      lw a1,0(a5)

      1dfe2: ed470793
      addi a5,a4,-300

      1dfe6: ec070713
      addi a4,a4,-320

      1dfea: 97a2
      add a5,a5,s0

      1dfec: 9722
      add a4,a4,s0

      1dfee: 439c
      lw a5,0(a5)

      1dff0: 4318
      lw a4,0(a4)
```

Fragment of <celt\_decode\_lost> function (compiled with GCC)

The addresses are similar: we can use only one register as base address

```
      1dfd8: 777d
      lui a4,0xfffff

      1dfda: ec870793
      addi a5,a4,-312

      1dfde: 97a2
      add a5,a5,s0

      1dfe0: 438c
      lw a1,0(a5)

      1dfe2: ed470793
      addi a5,a4,-300

      1dfe6: ec070713
      addi a4,a4,-320

      1dfea: 97a2
      add a5,a5,s0

      1dfec: 9722
      add a4,a4,s0

      1dfee: 439c
      lw a5,0(a5)

      1dff0: 4318
      lw a4,0(a4)
```

```
Original GCC code
```

```
      1dfd8: 777d
      lui a4,0xfffff

      yyyyy: xxxxxxxxx
      addi a4, a4, -320

      yyyyy: xxxx
      add a4, a4, s0

      yyyyy: xxxx
      lw a1, 8(a4)

      yyyyy: xxxx
      lw a5, 20(a4)

      yyyyy: xxxx
      lw a4, 0(a4)
```

Manually optimized code

Another portion of the code (GCC 9.2 does not solve the issue):

```
1dffc: 76fd .....lui a3.0xfffff
1dffe: ed468793 · · · · · · addi · a5,a3,-300 #
1e002: ec068713 · · · · · · · addi · a4.a3.-320
1e006: 97a2 .... add a5.a5.s0
1e008: 9722 add a4,a4,s0
le00a: 4318 · · · · · · · · · · · · · · lw · a4,0(a4)
1e00c: 439c · · · · · · · · · · · · lw · a5.0(a5)
1e00e: 89b6 .... mv s3.a3
le010: e9c98613 addi a2,s3,-356
le014: 60f717db .... muliadd a5,a4,a5,96
le018: eb068713 ... addi a4.a3.-336
1e01c: 9722 --- add a4.a4.s0
le01e: ed868693 ... addi a3,a3,-296
le022: eb098593 · · · · · addi al,s3,-336
le026: eb498513 .... addi a0.s3.-332
1e02a: c31c .... sw a5,0(a4)
1e02c: 96a2 --- add a3,a3,s0
1e02e: 9622 .... add a2.a2.s0
1e030: 95a2 · · · · · · · · · · add a1.a1.s0
1e032: 9522 add a0,a0,s0
1e034: 50dc · · · · · · · · · · · lw · a5,36(s1)
1e036: 4294 · · · · · · · · · · · · lw · a3.0(a3)
le038: 4210 · · · · · · · · · · · · · · lw · a2.0(a2)
1e03a: 418c --- lw a1.0(a1)
1e03c: 4108 · · · · · · · · · · · lw · a0.0(a0)
1e03e: 4761 .... li a4.24
```

Manual reordering

```
1dffc: 76fd .... lui a3.0xfffff
1dffe: ed468793 ---- addi a5,a3,-300 #
le002: ec068713 --- addi a4,a3,-320
1e006: 97a2 · · · · · · · · · ladd a5.a5.s0
1e008: 9722 add a4,a4,s0
1e00a: 4318 · · · · · · · · · · · · lw · a4.0(a4)
1e00c: 439c · · · · · · · · · · · · lw · a5.0(a5)
1e014: 60f717db muliadd a5,a4,a5,96
1e00e: 89b6 · · · · · · · · · · · · · mv · s3.a3
1e018: eb068713 · · · · · · addi · a4.s3.-336
le01e: ed868693 .... addi a3.s3.-296
le010: e9c98613 .... addi a2.s3.-356
1e022: eb098593 · · · · · addi · a1.s3.-336
le026: eb498513 .... addi a0,s3,-332
1e01c: 9722 add a4,a4,s0
1e02c: 96a2 --- add a3,a3,s0
1e02e: 9622 .... add a2.a2.s0
1e030: 95a2 · · · · · · · · · · add a1.a1.s0
1e032: 9522 ---- add a0.a0.s0
1e02a: c31c sw a5.0(a4)
1e034: 50dc · · · · · · · · · · · · · · lw · a5,36(s1)
1e036: 4294 · · · · · · · · · · · · lw · a3.0(a3)
1e038: 4210 · · · · · · · · · · · · lw · a2.0(a2)
1e03a: 418c --- lw al.0(al)
le03c: 4108 · · · · · · · · · · · · lw · a0.0(a0)
le03e: 4761 · · · · · · · · · · · · li · a4,24
```

Original GCC code

Equivalent code

| ldffc: 76fd·····················lui a3,0xfffff       |
|------------------------------------------------------|
| ldffe: ed468793 addi a5,a3,-300 #                    |
| le002: ec068713 addi a4,a3,-320                      |
| 1e006: 97a2 · · · · · · · add a5,a5,s0               |
| 1e008: 9722 · · · · · · · · add a4,a4,s0             |
| ·1e00a: 4318············lw··a4,0(a4)                 |
| 1e00c: 439c · · · · · · · · · · · · lw · a5,0(a5)    |
| le014: 60f717db muliadd a5,a4,a5,96                  |
| 1e00e: 89b6 · · · · · · · · · · · mv · s3,a3         |
| le018: eb068713 · · · · · · addi · a4,s3,-336        |
| le01e: ed868693 addi a3,s3,-296                      |
| le010: e9c98613 addi a2,s3,-356                      |
| le022: eb098593 addi al,s3,-336                      |
| le026: eb498513 addi a0,s3,-332                      |
| le01c: 9722 add a4,a4,s0                             |
| 1e02c: 96a2 · · · · · · · · add a3,a3,s0             |
| 1e02e: 9622 add a2,a2,s0                             |
| 1e030: 95a2 · · · · · · · · add al al s0             |
| 1e032: 9522 · · · · · · · · · · · add a0.a0.s0       |
| le02a: c31c · · · · · · sw · a5,0(a4)                |
| 1e034: 50dc · · · · · · · · · · lw · a5,36(s1)       |
| 1e036: 4294 · · · · · · · · · · lw · a3,0(a3)        |
| 1e038: 4210 ·······················lw··a2,0(a2)      |
| le03a: 418c · · · · · · · · lw · al,0(al)            |
| le03c: 4108 · · · · · · · · · · · lw · a0.0(a0)      |
| 1e03e: 4761 · · · · · · · · · · · · · · li · · a4,24 |

- The memory operations are:
  - lw rd, 0(0xfffff000 off + s0)
- **off** is:
  - o **296**
  - o 300
  - 0 320
  - 320332
  - o 336
  - o 336
  - o 356
- off is always in the range [296, 356]
- The sequence of "addi + add" is repeated for each register (a0, a1, a2, a3, a4)
- But with the load/store operations we can add an offset in place!!!

Equivalent code

Strange compiler choices (GCC 9.2 produces similar code)

|        | 76fd·····lui a3,0xfffff                            |     |
|--------|----------------------------------------------------|-----|
|        | ed468793 · · · · · · · addi · a5,a3,-300           | # - |
| 1e002: | ec068713 · · · · · addi a4,a3,-320                 |     |
| 1e006: | 97a2·····add·a5,a5,s0                              |     |
| 1e008: | 9722 · · · · · · · · · · · add a4,a4,s0            |     |
| 1e00a: | 4318lw a4,0(a4)                                    |     |
| 1e00c: | 439c lw a5.0(a5)                                   |     |
| 1e014: | 60f717db muliadd a5,a4,a5,                         | 96  |
| 1e00e: | 89b6 · · · · · · · · · · · · mv · s3,a3            |     |
| le018: | eb068713 · · · · · · · · addi · a4,s3,-336         |     |
| 1e01e: | ed868693addi a3,s3,-296                            |     |
| 1e010: | e9c98613 · · · · · · · addi · a2,s3,-356           |     |
| 1e022: | eb098593·····addi·a1,s3,-336                       |     |
| 1e026: | eb498513 · · · · · · · · addi · a0,s3,-332         |     |
| 1e01c: | 9722 · · · · · · · · · add a4,a4,s0                |     |
| 1e02c: | 96a2 · · · · · · · · · · add a3,a3,s0              |     |
| 1e02e: | 9622 · · · · · · · · · · · add a2,a2,s0            |     |
| 1e030: | 95a2·····add a1,a1,s0                              |     |
| 1e032: | 9522 · · · · · · · · · · · add a0,a0,s0            |     |
| 1e02a: | c31c····a5,0(a4)                                   |     |
| 1e034: | 50dc····a5,36(s1)                                  |     |
| 1e036: | 4294 · · · · · · · · · · · · lw · a3,0(a3)         |     |
| 1e038: | 4210 · · · · · · · · · · · · · lw · a2,0(a2)       |     |
| 1e03a: | 418c · · · · · · · · · · · · · · · · lw · al,0(al) |     |
| 1e03c: | 4108 · · · · · · · · · · · · · · · lw · a0,0(a0)   |     |
| 1e03e: | 4761 · · · · · · · · · · · · · · · li · a4,24      |     |

Manual optimization

ARM: 40 BHCC: 68 B

Manually optimized: 30 B

```
      1dffc: 76fd
      lui a0,0xfffff

      yyyyy: xxxx
      add a0, a0, s0

      yyyyy: xxxxxxx
      addi a0, a0, -356

      1e00c: 439c
      lw a5,56(a0)

      1e00a: 4318
      lw a4,36(a0)

      1e014: 60f717db
      muliadd a5,a4,a5,96

      1e02a: c31c
      sw a5,20(a0)

      1e034: 50dc
      lw a5,36(s1)

      1e036: 4294
      lw a3,60(a0)

      1e038: 4210
      lw a2,0(a0)

      1e03a: 418c
      lw a1,20(a0)

      1e03c: 4108
      lw a0,24(a0)

      1e03e: 4761
      li a4,24
```

Equivalent code

Equivalent code

```
ldfd8: 777d · · · · · · · · lui a4,0xfffff
yyyyy: xxxxxxxx ----- addi a4, a4, -320
yyyyy: xxxx ······ add a4, a4, s0
yyyyy: xxxx .....lw a1, 8(a4)
yyyyy: xxxx .....lw a5, 20(a4)
yyyyy: xxxx ·······lw a4, 0(a4)
1dffc: 76fd ....lui a0,0xfffff
yyyyy: xxxx ----- add a0, a0, s0
yyyyy: xxxxxxxxx ------addi a0, a0, -356
1e00c: 439c · · · · · · · · · · · lw · a5,56(a0)
le014: 60f717db muliadd a5,a4,a5,96
1e02a: c31c · · · · · · · sw · a5,20(a0)
le034: 50dc ..... lw a5,36(s1)
1e036: 4294 ..... lw a3.60(a0)
1e038: 4210 lw a2.0(a0)
1e03a: 418c · · · · · · · · · · · lw · a1,20(a0)
1e03c: 4108 · · · · · · · · · · · · lw · a0.24(a0)
1e03e: 4761 · · · · · · · · · · · · li · a4.24
```

- These are the two manually optimized fragments of code.
- s0 = sp + fixed\_offset
- After the initial assignment, s0 is never modified.
- We always load 0xfffff, then add s0 and a variable offset.
- This **pattern** is **frequent** into the function (it seems >60 times).
- The variable offsets are very similar also for different fragments.



 A fixed register for the whole function as a base for the memory operations (as ARM does) can be convenient.



# **Toy Examples**

Reproduced the problem with 2 different toy-examples

```
#include.<stdio.h>
#define.M.2000
#define.N.1000

extern.void.foo(int.*arr);
int.main(int.argc,.char.**argv).{
    .int.arr_0[N];.//.Loaded.on.the.stack
    .int.arr_1[M];.//.Loaded.on.the.stack
    .foo(arr_0);
    .foo(arr_1);
    .return.0;
}
```

toy\_example\_0.c

```
000000000 <main>:
---4: cc22-----sw-s0.24(sp)
...c: ce06 ..... sw ra,28(sp)
2:-7375.....lui-t1.0xffffd
··12: 911a ··········add sp.sp.tl
a:-640d .... lui-s0.0x3
· 16:-978a · · · · · · · · · - add-a5,a5,sp
- 14: 7575 - . . . . . . . . lui a0.0xffffd
··le:-00000097·····---auipc-ra.0x0
   le: R RISCV CALL—foo
   le: R RISCV RELAX-*ABS*
·22:-000080e7······-jalr-ra-#-le-<main+0xle>
·26: ee040793 · · · · · · · addi · a5,s0,-288
 ·2c: ·978a · · · · · · · · · · · · add · a5.a5.sp
 ·2a: ·7579···········lui a0.0xffffe
 -34:-00000097--------auipc-ra,0x0
   34: R RISCV CALL—foo
   34: R RISCV RELAX-*ABS*
 38:-000080e7..........ialr-ra.#.34.<main+0x34>
 .42:-911a.....add-sp.sp.tl
<u>46:-4462</u>....-lw-s0,24(sp)
 48:-4501 ------------------------li--a0.0
·4a:-6105·····addi—sp.sp.32
```

| low addr  |       |       |       |       |
|-----------|-------|-------|-------|-------|
|           |       |       |       |       |
|           |       |       |       |       |
|           |       |       |       |       |
|           |       |       |       |       |
|           |       |       |       |       |
|           | [O]   | [O]   | [4]   | [0]   |
|           | ra[3] | ra[2] | ra[1] | ra[0] |
| <b>↓</b>  | s0[3] | s0[2] | s0[1] | s0[0] |
| high addr | /     | /     | /     | 1     |

$$sp = sp_0 - 32$$

- Push saved regs on the stack
- Align to 128-bit boundary, i.e. 32 B (ABI)

sp\_0 - 4 sp\_0



- $sp = sp_0 12016$ 
  - Push saved regs on the stack
  - Align to 128-bit boundary, i.e. 32 B (ABI)
  - Allocate stack space for both the arrays (12000 B)

sp - 4000



- Push saved regs on the stack
- Align to 128-bit boundary, i.e. 32 B (ABI)
- Allocate stack space for both the arrays (12000 B)
- Put in a0 the pointer to the first vector:
   a0 = sp + 12288 288 12288 + 288 = sp

sp - 4000



$$sp = sp_0 - 12016$$

- Push saved regs on the stack
- Align to 128-bit boundary, i.e. 32 B (ABI)
- Allocate stack space for both the arrays (12000 B)
- Put in a0 the pointer to the first vector:
   a0 = sp + 12288 288 12288 + 288 = sp
- Jump to routine
- Put in a0 the pointer to the second vector:
   a0 = sp + 12288 288 8192 + 192 = sp 4000

$$sp = sp_0 - 32$$

sp 0 - 4 sp\_0

- Push saved regs on the stack
- Align to 128-bit boundary, i.e. 32 B (ABI)
- Allocate stack space for both the arrays (12000 B)
- Put in a0 the pointer to the first vector: a0 = sp + 12288 - 288 - 12288 + 288 = sp
- Jump to routine
- Put in a0 the pointer to the second vector: a0 = sp + 12288 - 288 - 8192 + 192 = sp - 4000
- Jump to routine
- Pop variables from the stack and return







- Push saved regs on the stack
- Align to 128-bit boundary, i.e. 32 B (ABI)
- Allocate stack space for both the arrays (12000 B)
- Put in a0 the pointer to the first vector: a0 = sp + 12288 - 288 - 12288 + 288 = spa0 = sp + (12288 - 288) - (12288 - 288) = spa0 = sp + (12000) - (12000) = sp

Remember that:

- int a0[1000]
- int a1[2000]



Total: 3000\*4 B = 12000 B





pong

 $sp_0$ 

- Push saved regs on the stack
- Align to 128-bit boundary, i.e. 32 B (ABI)
- Allocate stack space for both the arrays (12000 B)
- Put in a0 the pointer to the first vector:
   a0 = sp + 12288 288 12288 + 288 = sp
- Jump to routine
- Put in a0 the pointer to the second vector: a0 = sp + 12288 - 288 - 8192 + 192 = sp - 4000 a0 = sp + (12288 - 288) - 3192 - 192) = sp - 4000 a0 = sp + (12000) - 8000) = sp - 4000

Remember that:

$$\circ$$
 int a1[2000]  $\longrightarrow$  Size: 2000 \* 4B = 8000

The ping-pong is redundant





- The ping-pong is redundant
- When the array is large, each "ping" and "pong" value is at least 6 B
- Need to understand why this is triggered
- In the OPUS function (celt\_decode\_lost), the ping-pong seems to be repeated for each stack-related memory operation



#### Toy Example 1: inefficiencies + redundant epilogue

```
#include <stdio.h>
#define · M · 2000
#define · N · 1000
extern · void · foo(int · *arr);
int main(int argc, char **argv) {
··int·arr_0[argc*N]; ·//·Loaded·on·the·stack
· int arr 1[M]; · // Loaded · on · the · stack
foo(arr 0);
- foo(arr 1);
toy example 1.c
```

```
000000000 <main>:
                 -li-a5.1000
 0:-3e800793 · · · · · · · · ·
                 -mul-a0,a0,a5
 4:-02f50533....
 8:-1101·············-addi—sp,sp,-32
 a:-7379···········-lui-t1.0xffffe
 ·c:-ce06············-sw—ra,28(sp)
 .10:-0d030313.....addi _t1,t1,208.#.ffffe0d0.<main+0xffffe0d0>
14:-1000 — — — addi — s0, sp, 32
·16:-911a············--add-sp.sp.tl
18:-050a · · · · · · · · - slli — a0,a0,0x2
le:-850a ----- ---- ---- mv-a0.sp
 20:-00000097 - - - - - auipc-ra.0x0
   20: R RISCV CALL—foo
   20: R RISCV RELAX-*ABS*
 28:-7579 ..... lui-a0.0xffffe
 2e:-0c050513.....addi -a0,a0,192.# ffffe0c0.<main+0xffffe0c0>
 32:-953e · · · · · · · · · · - add-a0.a0.a5
 34:-00000097....-auipc-ra.0x0
   34: R RISCV CALL—foo
   34: R RISCV RELAX-*ABS*
 3c:-7379··············lui-tl.0xffffe
 3e:-0b030313 -----addi-t1,t1,176 # ffffe0b0 <main+0xffffe0b0>
42:-00640133·····add-sp,s0,tl
 46:-6309 ----- --- --- --- --- lui-t1,0x2
48: f3030313 ------addi t1.t1.-208 # 1f30 <main+0x1f30>
 52:-4501·····li—a0.0
54:-6105.....addi—sp.sp.32
 56:-8082·····-ret
```

toy\_example\_1.s

## Toy Example 1: inefficiencies

- No ping-pong
- The base address is saved inside s0 (short circuited the "ping" part)
- Other inefficiencies: address formation and stack manipulation
- At the second routine call, the a0 is formed from s0 with redundant operations
- We can derive a0 from sp instead

#### Toy Example 1: redundant epilogue

```
#include < < stdio.h>
#define · M · 2000
#define · N · 1000

extern · void · foo (int · *arr);
int · main(int · argc, · char · **argv) · {

- · int · arr_0[argc* N]; · // · Loaded · on · the · stack
    · · int · arr_1[M]; · // · Loaded · on · the · stack
    · · foo (arr_0);
    · · foo (arr_1);

    · · return · 0;
}
```

toy\_example\_1.c

```
000000000 <main>:
 ·0:-3e800793·····-li-a5.1000
4:-02f50533 .... mul-a0,a0,a5
 ·a:-7379·······---lui-t1.0xffffe
 10:-0d030313 ------addi --t1,t1,208 # ffffe0d0 <main+0xffffe0d0>
14:-1000 ----- --- --- --- --- --- addi --- s0, sp, 32
·16:-911a········---add-sp.sp.tl
·la:-40a10133·····-sub-sp,sp,a0
le:-850a····a0.sp
20:-00000097 · · · · · · - auipc-ra.0x0
   20: R RISCV CALL—foo
   20: R RISCV RELAX-*ABS*
 2e:-0c050513.....addi-a0,a0,192.#.ffffe0c0.<main+0xffffe0c0>
 32:-953e - - - - - - - - - - - - - add-a0.a0.a5
34:-00000097....-auipc-ra.0x0
   34: R RISCV CALL—foo
   -34: R RISCV RELAX-*ABS*
 3c:-7379··················lui-t1.0xffffe
 42:-00640133·····add-sp,s0,tl
 46:-6309 ----- --- --- --- --- lui-t1,0x2
48: f3030313 · · · · · - addi = t1.t1.-208 # 1f30 <main+0x1f30>
 ·52:-4501······--li—a0.0
54:-6105.....addi—sp.sp.32
 56:-8082·····-ret
```

# **Toy Example 1: redundant epilogue**

| 7379     | lui  | t1,0xffffe |
|----------|------|------------|
| 0b030313 | addi | t1,t1,176  |
| 00640133 | add  | sp,s0,t1   |
| 6309     | lui  | t1,0x2     |
| f3030313 | addi | t1,t1,-208 |
| 911a     | add  | sp,sp,t1   |

| xxxxxxx | addi sp,s0,-32 |
|---------|----------------|
|         |                |
|         |                |
|         |                |
|         |                |

18 B 4 B