# HIGH-VOLTAGE ANALOG-SIGNAL

UG17066

16COMx40SEG Dot Matrix LCD Controller/Driver

Olfi, Schill

MP Specifications IC Version: c\_A Datasheet Revision: 1.1 September 7, 2015





# Table of Content

| Introduction               |    |
|----------------------------|----|
| MAIN APPLICATIONS          |    |
| FEATURE HIGHLIGHTS         | 3  |
|                            |    |
| ORDERING INFORMATION       | 5  |
| PIN DESCRIPTION            | 6  |
| CONTROL REGISTERS          | 8  |
| COMMAND TABLE              | 10 |
| COMMAND DESCRIPTION        | 11 |
| LCD DRIVER CIRCUIT         | 14 |
| RESET & POWER MANAGEMENT   | 15 |
| HOST INTERFACE             | 18 |
| DISPLAY DATA RAM (DDRAM)   | 23 |
| APPLICATION CIRCUIT        | 28 |
| ABSOLUTE MAXIMUM RATING    | 31 |
| DC CHARACTERISTICS         | 32 |
| AC CHARACTERISTICS         | 33 |
| PHYSICAL DIMENSIONS        | 40 |
| ALIGNMENT MARK INFORMATION | 41 |
| PAD COORDINATES            | 42 |
| TRAY INFORMATION           | 44 |
| APPENDIX                   | 45 |
| REVISION HISTORY           | 50 |

©1999~2015

# **UCi7066**

#### 16COMx40SEG Dot Matrix LCD Controller/Driver

#### INTRODUCTION

The UCi7066c dot-matrix LCD controller and driver LSI displays alphanumeric, Japanese kana characters, and symbols. It can be configured to drive a dot-matrix LCD under the control of a 4- or 8-bit microprocessor. Since all the functions such as display RAM, character generator, and liquid crystal driver, required for driving a dot-matrix LCD are internally provided on one chip, a minimal system which can be interfaced with this controller/driver.

The UCi7066c character generator ROM is extended to generate two hundred and forty (240) 5x8 (5x11) dot character fonts for a total of 240 different character fonts. The low power supply (2.7V to 5.5V) of the UCi7066c is suitable for any portable battery-driven product requiring low power dissipation.

The UCi7066c LCD driver consists of 16 COM signal drivers and 40 SEG signal drivers which can extend display size by cascading SEG driver UCi7065 or UCi7063. The maximum display size can be either 80 characters in 1-line display or 40 characters in 2-line display. A single UCi7066c can display up to one 8-character line or two 8-character lines.

#### MAIN APPLICATIONS

· Portable battery-driven Products

#### **FEATURE HIGHLIGHTS**

- 5 x 8 and 5 x 11 dot matrix possible
- Low power operation support: 2.7V ~ 5.5V

- Wide range of LCD driver power: 3.0V ~ 18V
- · Correspond to high speed MPU bus interface
  - 2 MHz (when VCC = 5V)
- Support industry standard 4-wire (S8), 3-wire (S9), and 2-wire (I<sup>2</sup>C) serial bus and 4-bit or 8-bit parallel bus (6800).
- 80 x 8-bit display RAM (80 characters max.)
- 13,200-bit character generator ROM for a total of 240 character fonts (5x8 dot or 5x11 dot)
- 64 x 8-bit character generator RAM
  - 8 character fonts (5 x 8 dot)
  - 4 character fonts (5 x 11 dot)
- · 16-COM x 40-SEG LCD driver
- · Programmable duty cycles
  - 1/8 for one line of 5 x 8 dots with cursor
  - 1/11 for one line of 5 x 11 dots & cursor
  - 1/16 for two lines of 5 x 8 dots & cursor
- · Wide range of instruction functions:

Display clear, cursor home, display on/off, cursor on/off, display character blink, cursor shift, display shift

- Automatic reset circuit that initializes the controller/driver after power-ON
- · Internal oscillator with external resistors
- Low power consumption
- · Packages available:
  - Bare Chip

**Remark:** Contact UltraChip for a visual inspection document (03-DOC-093).

16x40 Dot Matrix LCD Controller/Driver

# **BLOCK DIAGRAM**



©1999~2015

#### **ORDERING INFORMATION**

| Part Number       | I <sup>2</sup> C | Package  | Description                           |
|-------------------|------------------|----------|---------------------------------------|
| UCi7066cBXA-N0-01 | Yes              | Bare die | Support Character: English / Japan    |
| UCi7066cBXA-N0-02 | Yes              | Bare die | Support Character: English / European |
| UCi7066cBXA-N0-03 | Yes              | Bare die | Support Character: English / European |
| UCi7066cBXA-N0-05 | Yes              | Bare die | Support Character: English / European |
| UCi7066cBXA-N0-06 | Yes              | Bare die | Support Character: English / European |



### **General Notes**

#### **APPLICATION INFORMATION**

For improved readability, the specification contains many application data points. When application information is given, it is advisory and does not form part of the specification for the device.

#### BARE DIE DISCLAIMER

All die are tested and are guaranteed to comply with all data sheet limits up to the point of wafer sawing. There is no post waffle saw/pack testing performed on individual die. Although the latest modern processes are utilized for wafer sawing and die pick-&-place into waffle pack carriers, UltraChip has no control of third party procedures in the handling, packing or assembly of the die. Accordingly, it is the responsibility of the customer to test and qualify their application in which the die is to be used. UltraChip assumes no liability for device functionality or performance of the die or systems after handling, packing or assembly of the die.

#### LIFE SUPPORT APPLICATIONS

These devices are not designed for use in life support appliances, or systems where malfunction of these products can reasonably be expected to result in personal injuries. Customer using or selling these products for use in such applications do so at their own risk.

#### CONTENT DISCLAIMER

UltraChip believes the information contained in this document to be accurate and reliable. However, it is subject to change without notice. No responsibility is assumed by UltraChip for its use, nor for infringement of patents or other rights of third parties. No part of this publication may be reproduced, or transmitted in any form or by any means without the prior consent of UltraChip Inc. UltraChip's terms and conditions of sale apply at all times.

CONTACT DETAILS UltraChip Inc. (Headquarter) 4F, No. 618, Recom Road, Neihu District, Taipei 114, Taiwan, R. O. C.

Tel: +886 (2) 8797-8947 Fax: +886 (2) 8797-8910 Sales e-mail: sales@ultrachip.com

Web site: http://www.ultrachip.com



# **PIN DESCRIPTION**

| Pin                | Count     | Туре      | Description                                                                                               |                                                                                                                                                                                                                                           |         |          | •       |         |         |    |     |     |  |  |  |
|--------------------|-----------|-----------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|---------|---------|---------|----|-----|-----|--|--|--|
|                    | •         |           |                                                                                                           | MPU Pins                                                                                                                                                                                                                                  | 5       |          | 0       |         |         |    |     |     |  |  |  |
| RS                 | 1         | I         | (for read)                                                                                                | on.<br>Instruction re<br>Address Cou<br>nd read) Data                                                                                                                                                                                     | nter    |          | ıg      |         |         |    |     |     |  |  |  |
| R/W                | 1         | I         | Read or Write s L: Write  RS R/W L L L H H                                                                | RS R/W Operation  L L Instruction Write (MPU writes instruction code into IR)  L H DB7: Read Busy Flag, DB6~DB0: Address Counter  H L Data Write (MPU writes data into DR)                                                                |         |          |         |         |         |    |     |     |  |  |  |
| Е                  | 1         | I         | Starts Data-Rea                                                                                           | nd or Data-Wr                                                                                                                                                                                                                             | te      |          |         |         |         |    |     |     |  |  |  |
| SERMODE            | 1         | 1/7       | H: Serial mod                                                                                             | L: 6800 mode                                                                                                                                                                                                                              |         |          |         |         |         |    |     |     |  |  |  |
| DB7~DB0            | 8         | I/O       | Used for data tra                                                                                         | Bi-directional tri-state data bus pins.  Used for data transfer and receive between the MPU and the UCi7066c.  DB7 can be used as a busy flag. DB3~DB0 are not used during 4-bit operation.  MODE SERMODE DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 |         |          |         |         |         |    |     |     |  |  |  |
|                    |           |           | 6800 - 4bit                                                                                               | L                                                                                                                                                                                                                                         | D3      | D2       | DD3     | D0      |         |    | DB1 |     |  |  |  |
|                    |           |           | 6800 - 8bit                                                                                               | L                                                                                                                                                                                                                                         | D7      | D6       | D5      | D4      | D3      | D2 | D1  | D0  |  |  |  |
|                    |           |           | S8                                                                                                        | Н                                                                                                                                                                                                                                         | Н       | L        | CS1     | SDA     | SCL     |    |     |     |  |  |  |
|                    |           |           | S9                                                                                                        | Н                                                                                                                                                                                                                                         | Н       | Н        | CS1     | SDA     | SCL     |    |     |     |  |  |  |
|                    |           |           | I <sup>2</sup> C                                                                                          | Н                                                                                                                                                                                                                                         | L       | Н        | ID1     | ID0     |         |    | SCL | SDA |  |  |  |
|                    |           |           | In original desig<br>In SPI-S8/S9 m<br>(CS0)="0".<br>In I <sup>2</sup> C mode, I <sup>2</sup> C<br>byte). | ode, SPI-S8/S                                                                                                                                                                                                                             | S9 slav | e is sel | ected v | when D  | B[5] (C |    |     |     |  |  |  |
|                    |           |           | 1                                                                                                         | ower Supply                                                                                                                                                                                                                               | Pins    |          |         |         |         |    |     |     |  |  |  |
| V5~V1              | 5         | _         | Power supply fo                                                                                           |                                                                                                                                                                                                                                           |         | /5 = 18  | V (Max  | x.)     |         |    |     |     |  |  |  |
| Vcc, GND           | 2         | _         | Vcc: 2.7V ~ 5.<br>GND: 0V                                                                                 | 5V                                                                                                                                                                                                                                        |         |          |         |         |         |    |     |     |  |  |  |
| Note: The relation | nship mus | t be main | tained: Vcc ≥ \                                                                                           | V1 ≥ V2 ≥ V                                                                                                                                                                                                                               | 3 ≥ V   | 4 ≥ V5   | ;       |         |         |    |     |     |  |  |  |
|                    |           |           |                                                                                                           | LCD pins                                                                                                                                                                                                                                  | i       |          |         |         |         |    |     |     |  |  |  |
| COM16~COM1         | 16        | 0         | COM signals.<br>COM16~COM9<br>COM16~COM1                                                                  | are non-sele                                                                                                                                                                                                                              | ction w | aveforr  | ns at 1 | /8 duty | factor. |    |     |     |  |  |  |
| SEG40~SEG1         | 40        | 0         | SEG signals.                                                                                              |                                                                                                                                                                                                                                           |         |          |         |         |         |    |     |     |  |  |  |
|                    | •         | •         |                                                                                                           |                                                                                                                                                                                                                                           |         |          |         |         |         |    |     |     |  |  |  |



| Pin                                                                                                                                                                                             | Count            | Type  | Description                                                               |  |  |  |  |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------|---------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
|                                                                                                                                                                                                 | Extension Driver |       |                                                                           |  |  |  |  |  |  |  |  |  |
| CL1                                                                                                                                                                                             | 1                | 0     | Clock to latch serial data D sent to the extension driver.                |  |  |  |  |  |  |  |  |  |
| CL2 1 O Clock to shift serial data D.                                                                                                                                                           |                  |       |                                                                           |  |  |  |  |  |  |  |  |  |
| M 1 O Switch signal for converting the liquid crystal drive waveform to AC.                                                                                                                     |                  |       |                                                                           |  |  |  |  |  |  |  |  |  |
| D 1 O Character Pattern Data corresponding to each SEG signal.                                                                                                                                  |                  |       |                                                                           |  |  |  |  |  |  |  |  |  |
|                                                                                                                                                                                                 |                  |       | Oscillation pins                                                          |  |  |  |  |  |  |  |  |  |
| OSC1, OSC2 2 — Oscillation resistor clock.  When crystal oscillation is performed, a resistor much be connected externally.  When the pin input is an external clock, it must be input to OSC1. |                  |       |                                                                           |  |  |  |  |  |  |  |  |  |
| Remark: There a                                                                                                                                                                                 | os               | R=91K | S: (1) (Vcc=5V) (1) (Vcc=3V) (2) OSC2 (3) OSC2 (4) OSC2 (5) OSC2 (6) OSC2 |  |  |  |  |  |  |  |  |  |



# **CONTROL REGISTERS**

UCi7066 contains registers which control the chip operation. The following table is a summary of these control registers, a brief description and the default values. These registers can be modified by commands, which will be described in the next two sections, starting with a summary table, followed by a detailed instruction-by-instruction description.

Bits: Number of Bits of the register.

Default: Numbers shown in Bold font are default values after Power-Up-Reset and System-Reset.

| Name | Bits | Default | Description                                                                                                                                                                                                                                                                                                  |
|------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/D  | 1    |         | Increament/Decreament of DDRAM address (cursor or blink).  0: Cursor/blink moves to left and DDRAM address is decreased by 1.  1: Cursor/blink moves to right and DDRAM address is increased by 1.                                                                                                           |
| S    | 1    |         | Shift of entire display  When doing DDRAM-read (CGRAM read/write) operation or S = 0, shift of entire display is not performed.  When doing DDRAM write operation and S = 1, shift of entire display is performed according to I/D value (I/D = "1" : shift left, I/D = "0" : shift right).                  |
| D    | 1    |         | Display ON/OFF control bit. 0: Display OFF, but display data are remained in DDRAM. 1: Display ON                                                                                                                                                                                                            |
| С    | 1    |         | Cursor ON/OFF control bit.  0: Cursor is disappeared in current display, but I/D remains its data.  1: Cursor is turned ON.                                                                                                                                                                                  |
| В    | 1    |         | Cursor Blink ON/OFF control bit.  0: Blink is OFF  1: Cursor blink is ON, that performs alternate between all the high data and display character at the cursor position.                                                                                                                                    |
| S/C  | 1    |         | Shift Cursor or Display (right or left).  0: Shift Cursor  1: Shift Display                                                                                                                                                                                                                                  |
| R/L  | 1    |         | Shift (cursor or display) Right or Left.  0: Shift Left  1: Shift Right  S/C R/L Description  0 0 Shift cursor to the left  0 1 Shift cursor to the right  1 0 Shift display to the left. Cursor shifts together with the display.  1 1 Shift display to the right. Cursor shifts together with the display. |
| DL   | 1    |         | Interface data length control bit. 8-bit or 4-bit bus mode selecting signal.  0: 4-bit bus mode with MPU. In 4-bit bus mode, it needs to transfer 4-bit data by two times.  1: 8-bit bus mode with MPU.                                                                                                      |
| N    | 1    |         | Display line number control bit  0: 1-line display mode.  1: 2-line display mode is set.                                                                                                                                                                                                                     |
| F    | 1    |         | Display font type control bit  0: 5x8 dots format display mode  1: 5x11 dots format display mode.                                                                                                                                                                                                            |



©1999~2015

| Name | Bits | Default | Description                                                                                                                                                            |  |  |  |  |  |  |  |  |  |
|------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| AC   | 7    |         | DDRAM/CGRAM address, transferred from IR.  After Writing to or reading from DDRAM/CGRAM, AC is automatically +1 (increased by 1) or -1 (decreased by 1), respectively. |  |  |  |  |  |  |  |  |  |
| BF   | 1    |         | BUSY Flag.<br>1: BUSY. Internal operation is being processed.                                                                                                          |  |  |  |  |  |  |  |  |  |
|      |      | J**     |                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |



# **COMMAND TABLE**

The following is a list of host commands supported by UCi7066

D7-D0; Don't Care R/S: 0: Control, 1: Data W/R: 0: Write Cycle, 1: Read Cycle

| #  | Command                    | RS | R/W | D7 | D6   | D5   | D4   | D3   | D2   | D1   | D0   | Action                                                         |  |
|----|----------------------------|----|-----|----|------|------|------|------|------|------|------|----------------------------------------------------------------|--|
| 1  | Clear Display              | 0  | 0   | 0  | 0    | 0    | 0    | 0    | 0    | 0    | 1    | Clear the screen                                               |  |
| 2  | Return Home                | 0  | 0   | 0  | 0    | 0    | 0    | 0    | 0    | 1    | -    | Move cursor to HOME                                            |  |
| 3  | Set Entry Mode             | 0  | 0   | 0  | 0    | 0    | 0    | 0    | 1    | I/D  | Ø    | I/D: Left / Right<br>S: Shift OFF/ON                           |  |
| 4  | Display ON/OFF             | 0  | 0   | 0  | 0    | 0    | 9    | 1    | D    | C    | В    | D: Display OFF / ON<br>C: Cursor OFF / ON<br>B: Blink OFF / ON |  |
| 5  | Cursor or Display Shift    | 0  | 0   | 0  | 0    | 0    | 1    | S/C  | R/L  | ı    | ı    | S/C: Screen / Cursor<br>R/L Right / Left                       |  |
| 6  | Set Function               | 0  | 0   | 0  | 0    | 1    | DL   | N    | F    | I    | ı    | DL: 4-bit / 8-bit,<br>N: 1-line / 2-line<br>F: 5x8 / 5x11      |  |
| 7  | Set CGRAM address          | 0  | 0   | 0  | 1    | AC5  | AC4  | AC3  | AC2  | AC1  | AC0  |                                                                |  |
| 8  | Set DDRAM address          | 0  | 0   | 1  | AC12 | AC11 | AC10 | AC9  | AC8  | AC7  | AC6  |                                                                |  |
| 9  | Read Busy Flag and address | 0  | 1   | BF | AC19 | AC18 | AC17 | AC16 | AC15 | AC14 | AC13 |                                                                |  |
| 10 | Write data to RAM          | >  | 0   | D7 | D6   | D5   | D4   | D3   | D2   | D1   | D0   | Write data to RAM                                              |  |
| 11 | Read data from RAM         | 1  | 1   | D7 | D6   | D5   | D4   | D3   | D2   | D1   | D0   | Read data from RAM                                             |  |
|    | For S8/S9 Mode             |    |     |    |      |      |      |      |      |      |      |                                                                |  |
| 12 | Status Read                | 1  | 1   | 0  | 0    | 0    | 0    | 0    | 0    | 0    | 0    | Read status                                                    |  |
| Ľ  | Olatao Noda                | 0  | 1   | BF | AC19 | AC18 | AC17 | AC16 | AC15 | AC14 | AC13 |                                                                |  |

#### Note:

Ensure that UCi7066 is not in the BUSY state (BF = 0) before sending an instruction from the MPU to the UCi7066. If an instruction is sent without checking the busy flag, the time between the first instruction and next instruction will take much longer than the instruction time itself.

16x40 Dot Matrix LCD Controller/Driver

#### **COMMAND DESCRIPTION**

R/S: 0: Control, 1: Data W/R: 0: Write Cycle, 1: Read Cycle D7-D0: -: Don't Car

#### (1) CLEAR DISPLAY

| Action                          | RS | R/W | D7 | D6 | D5 | 04 | D3 | D2 | D1 | D0 |
|---------------------------------|----|-----|----|----|----|----|----|----|----|----|
| Write spaces to DDRAM addresses | 0  | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |

This command clears all the display data by writing "20H" (space code) to all DDRAM address, and sets DDRAM address to "00H" into AC (address counter). It returns cursor to the original status, namely, bring the cursor to the left edge on first line of the display. Make entry mode increment (I/D = "1").

#### (2) RETURN HOME

| Action                              | RS | R/W | D7 | <b>D</b> 6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-------------------------------------|----|-----|----|------------|----|----|----|----|----|----|
| Return Cursor to its original point | 0  | 0   | 0  | 0          | 0  | 0  | 0  | 0  | 1  | -  |

This command returns cursor Home. It sets DDRAM address to "00H" into the address counter, returns cursor to its original site and returns display to its original status, if shifted. Contents of DDRAM do not change.

#### (3) SET ENTRY MODE

| Action                       |  |   | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0 |
|------------------------------|--|---|-----|----|----|----|----|----|----|-----|----|
| Set Shift ON/OFF, Right/Left |  | 0 | 0   | 0  | 0  | 0  | 0  | 0  | 1  | I/D | S  |

This command set the moving direction of cursor and display.

I/D: Increment / Decrement of DDRAM address (cursor or blink).

0: Cursor/blink moves to left and DDRAM address is decreased by 1.

1: Cursor/blink moves to right and DDRAM address is increased by 1.

CGRAM operates the same as DDRAM, when read from or write to CGRAM.

S: Shift of entire display

When doing DDRAM-read (CGRAM read/write) operation or S = 0, shift of entire display is not performed.

When doing DDRAM write operation and S = 1, shift of entire display is performed according to I/D value (I/D ="1" : shift left, I/D = "0" : shift right).

| S  | I/D | Effect                         |
|----|-----|--------------------------------|
| 0  |     | (Shift not performed)          |
| -1 | 0   | Shift the display to the right |
|    | 1   | Shift the display to the left  |

## (4) DISPLAY ON/OFF

| Action                                | RS | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---------------------------------------|----|-----|----|----|----|----|----|----|----|----|
| Set display, cursor, and blink ON/OFF | 0  | 0   | 0  | 0  | 0  | 0  | 1  | D  | С  | В  |

This command controls the display/cursor/blink ON/OFF's 1-bit register.

D: Display ON/OFF control bit.

0: Display OFF, but display data are remained in DDRAM.

1: Display ON

C: Cursor ON/OFF control bit.

0: cursor is disappeared in current display, but I/D remains its data.

1: Cursor is turned ON.

B: Cursor Blink ON/OFF control bit.

0: Blink is OFF

1: Cursor blink is ON, that performs alternate between all the high data and display character at the cursor position.



16x40 Dot Matrix LCD Controller/Driver

(5) CURSOR OR DISPLAY SHIFT

| Action                               | RS | R/W | D7 | D6 | D5 | D4 | D3  | D2  | D1 | D0 |
|--------------------------------------|----|-----|----|----|----|----|-----|-----|----|----|
| Shift Cursor or display right / left | 0  | 0   | 0  | 0  | 0  | 1  | S/C | R/L | -  | -  |

Shift right/left cursor position or display without writing or reading of display data. This instruction is used to correct or search display data. During 2-line mode display, cursor moves to the 2nd line after 40th digit of 1st line. Note that display shift is performed simultaneously in all lines. When displayed data is shifted repeatedly, each line shifted individually. When display shift is performed, the contents of address counter are not changed.

| S/C | R/L | Description                                                   | AC      |
|-----|-----|---------------------------------------------------------------|---------|
| 0   | 0   | Shift cursor to the left                                      | AC=AC-1 |
| 0   | 1   | Shift cursor to the right                                     | AC=AC+1 |
| 1   | 0   | Shift display to the left. Cursor follows the display shift.  | AC=AC   |
| 1   | 1   | Shift display to the right. Cursor follows the display shift. | AC=AC   |

(6) SET FUNCTION

| Action                        | RS | R/W | <b>D</b> 7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-------------------------------|----|-----|------------|----|----|----|----|----|----|----|
| Select bus mode, display mode | 0  | 0   | 0          | 0  | 1  | DL | N  | F  | -  | -  |

DL: Interface data length control bit. 8-bit or 4-bit bus mode selecting signal.

0: 4-bit bus mode with MPU. In 4-bit bus mode, it needs to transfer 4-bit data by two times.

1: 8-bit bus mode with MPU.

N: Display line number control bit

0: 1-line display mode.

1: 2-line display mode is set.

F: Display font type control bit

0: 5x8 dots format display mode

1: 5x11 dots format display mode.

| N | F | No. of Display Lines | Character Font | Duty Factor |
|---|---|----------------------|----------------|-------------|
|   | 0 | 1                    | 5x8            | 1/8         |
| U | 1 | 1                    | 5x11           | 1/11        |
| 1 |   | 2                    | 5x8            | 1/16        |

(7) SET CGRAM ADDRESS

| Action                    | RS | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---------------------------|----|-----|----|----|----|----|----|----|----|----|
| Set CGRAM address=AC[5:0] | 0  | 0   | 0  | 1  | #  | #  | #  | #  | #  | #  |

This command sets CGRAM address to AC, and makes CGRAM data available from MPU.

(8) SET DDRAM ADDRESS

| Action                    | RS | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---------------------------|----|-----|----|----|----|----|----|----|----|----|
| Set DDRAM address=AC[6:0] | 0  | 0   | 1  | #  | #  | #  | #  | #  | #  | #  |

This command sets DDRAM address to AC and makes DDRAM data available from MPU.

In 1-line display mode (when N=0), DDRAM address is from "00H" to "4FH".

In 2-line display mode (when N = 1), DDRAM address in the 1st line is from "00H" to "27H", and DDRAM address in the 2nd line is from "40H" to "67H".

(9) READ BUSY FLAG AND ADDRESS

| Action            | RS | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-------------------|----|-----|----|----|----|----|----|----|----|----|
| Read BF & AC[6:0] | 0  | 1   | BF | #  | #  | #  | #  | #  | #  | #  |

BF: BUSY Flag.

1: BUSY. Internal operation is being processed. The next instruction cannot be accepted during this time.

AC: stores DDRAM/CGRAM address, transferred from IR. After Writing to or reading from DDRAM/CGRAM, AC is automatically increased or decreased by 1, respectively.

16x40 Dot Matrix LCD Controller/Driver

(10) WRITE DATA TO CGRAM OR DDRAM

| Action                   | RS | R/W | D7 | D6 | D5 | D4  | Ď | D2 | D1 | D0 |
|--------------------------|----|-----|----|----|----|-----|---|----|----|----|
| Write 1-byte data to RAM | 1  | 0   | #  | #  | #  | # 🗸 | # | #  | #  | #  |

Write binary 8-bit data to DDRAM/CGRAM.

The selection of RAM from DDRAM (or CGRAM) is set by the previous address set instruction "Set DDRAM Address" (or "Set CGRAM Address"). Set RAM instruction can also determine the AC direction to RAM. After write operation, the address is automatically increased or decreased by 1, according to the entry mode.

#### (11) READ DATA FROM CGRAM OR DDRAM

| Action                    | RS | R/W | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---------------------------|----|-----|----|----|----|----|----|----|----|----|
| Read 1-byte data from RAM | 1  | 1   | #  | #  | #  | #  | #  | #  | #  | #  |

Read binary 8-bit data from DDRAM/CGRAM.

The selection of RAM is set by the previous Set address instruction. If address set instruction of RAM is not performed before this instruction, the data that read first is invalid, because the direction of AC is not determined. If you read RAM data several times without RAM address set instruction before read operation, you can get correct RAM data from the second, but the first data would be incorrect, because there is no time margin to transfer RAM data.

In case of DDRAM read operation, cursor shift instruction plays the same role as DDRAM address set instruction: it also transfer RAM data to output data register. After read operation address counter is automatically increased/decreased by 1 according to the entry mode. After CGRAM read operation, display shift may not be executed correctly.

\* In case of RAM write operation, after this AC is increased/decreased by 1 like read operation. In this time, AC indicates the next address position, but you can read only the previous data by read instruction.

#### For S8/S9 mode

#### (12) STATUS READ

| Action      | RS | R/W | D7 | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|-------------|----|-----|----|------|------|------|------|------|------|------|
| Read Status | 1  | 1   | 0  | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
|             | 0  | 1   | BF | AC19 | AC18 | AC17 | AC16 | AC15 | AC14 | AC13 |

BF: BUSY Flag.

1: BUSY. Internal operation is being processed. The next instruction cannot be accepted during this time.

AC: stores DDRAM/CGRAM address, transferred from IR. After Writing to or reading from DDRAM/CGRAM, AC is automatically increased or decreased by 1, respectively.

# **LCD DRIVER CIRCUIT**

# Supply Voltage for LCD Drive

There are different voltages that supply to UCi7066c's pins (V1~V5) to obtain LCD drive waveform. The relations of the bias, duty factor and supply voltages are shown as below:

| Supply Voltage | Duty Factor : 1/8, 1/11<br>Bias : 1/4 | Duty Factor : 1/16<br>Bias : 1/5 |
|----------------|---------------------------------------|----------------------------------|
| V1             | Vcc - 4 VLCD                          | $Vcc - \frac{1}{5} VLCD$         |
| V2             | $Vcc - \frac{1}{2}VLCD$               | $Vcc - \frac{2}{5} VLCD$         |
| V3             | $Vcc - \frac{1}{2} VLCD$              | $Vcc - \frac{3}{5} VLCD$         |
| V4             | $Vcc - \frac{3}{4} VLCD$              | $Vcc - \frac{4}{5} VLCD$         |
| V5             | Vcc – Vlcd                            | Vcc – Vlcd                       |



If VEE  $\leq$ 13V, VR is not required; while if VEE>13V, VR is needed (500~1K)

#### **RESET & POWER MANAGEMENT**

#### **Initializing by Internal Reset Circuit**

An internal reset circuit automatically initializes the UCi7066c when the power is turned on. The following instructions are executed during the initialization. The busy flag (BF) is kept in the busy state until the initialization ends (BF = 1). The busy state lasts for 40 ms after VCC rises to 4.5 V.

- 1. Display clear
- 2. Function set:

DL = 1; 8-bit interface data

N = 0; 1-line display

F = 0; 5x8 dot character font

3. Display on/off control:

D = 0; Display off

C = 0; Cursor off

B = 0; Blinking off

4. Entry mode set:

I/D = 1; Increment by 1

S = 0; No shift

#### Note:

If the electrical characteristics conditions listed in the table Power Supply Conditions are not met, the internal reset circuit will not operate normally and will fail to initialize the UCi7066c. For such a case, initialization must be performed by the MPU as explain below:

#### Initializing by Instruction

8-bit Interface (fosc=270kHz)

- 1. Power ON
- 2. Wait >40mS after Vcc>4.5V
- 3. Set Function

| ĺ | RS | R/W |   |   |   | DB7 | 7~0 |   |   |   |
|---|----|-----|---|---|---|-----|-----|---|---|---|
|   | 0  | 0   | 0 | 0 | 1 | 1   | N   | F | - | - |

(BF cannot be checked before this instruction.)

- 4. Wait > 37uS
- 5. Set Function

| RS | R/W |   |   |   | DB7 | 7~0 |   |   |   |
|----|-----|---|---|---|-----|-----|---|---|---|
| 0  | 0   | 0 | 0 | 1 | 1   | N   | F | - | - |

(BF cannot be checked before this instruction.)

- 6. Wait > 37uS
- 7. Display ON/OFF control

| RS | R/W |   |   |   | DB | 37~0 |   |   |   | - |
|----|-----|---|---|---|----|------|---|---|---|---|
| 0  | 0   | 0 | 0 | 0 | 0  | 1    | D | C | В |   |

8. Wait > 37uS

9. Display clear

| RS | R/W | 1 |   |   | DB. | 7~0 |   |   |   |
|----|-----|---|---|---|-----|-----|---|---|---|
| 0  | 0   | 6 | 0 | 0 | 0   | 0   | 0 | 0 | 1 |

- 10. Wait > 1.52mS
- 11. Set Entry mode

| RS | R/W |   |   |   | DE | 37~0 | ) |     |   |
|----|-----|---|---|---|----|------|---|-----|---|
| 0  | 0   | 0 | 0 | 0 | 0  | 0    | 0 | I/D | S |

#### 4-bit Interface (fosc=270kHz)

- 1. Power ON
- 2. Wait >40mS after Vcc>4.5V
- 3. Set Function

| RS | R/W |   |   | [ | DB7 | ~0 |   |   |   |
|----|-----|---|---|---|-----|----|---|---|---|
| 0  | 0   | 0 | 0 | 1 | 1   | 1  | 1 | 1 | - |

(BF cannot be checked before this instruction.)

- 4. Wait > 37uS
- 5. Set Function

| RS | R/W |   |   |   | DB7 | ~0 |   |   |   |
|----|-----|---|---|---|-----|----|---|---|---|
| 0  | 0   | 0 | 0 | 1 | 0   | -  | - | • | - |
| 0  | 0   | N | F | - | •   | •  | • | • | • |

(BF cannot be checked before this instruction.)

- 6. Wait > 37uS
- 7. Set Function

| RS | R/W |   |         |   | DB7 | ~0 |   |   |   |  |
|----|-----|---|---------|---|-----|----|---|---|---|--|
| 0  | 0   | 0 | 0 0 1 0 |   |     |    |   |   |   |  |
| 0  | 0   | Z | F       | • | •   | 1  | ١ | • | • |  |

(BF cannot be checked before this instruction.)

- 8. Wait > 37uS
- 9. Display ON/OFF control

| RS | R/W |   |   |   | DB7- | -0 |   |   |   |
|----|-----|---|---|---|------|----|---|---|---|
| 0  | 0   | 0 | 0 | 0 | 0    | •  | • | • | - |
| 0  | 0   | 1 | D | С | В    | •  | • | • | - |

- 10. Wait > 37uS
- 11. Display clear

| RS | R/W |   |   | I | DB7 | ~0 |   |   |   |
|----|-----|---|---|---|-----|----|---|---|---|
| 0  | 0   | 0 | 0 | 0 | 0   | -  | - | - | - |
| 0  | 0   | 0 | 0 | 0 | 1   | -  | 1 | • | - |

- 12. Wait > 1.52mS
- 13. Set Entry mode

| RS | R/W |   |   |     | )B7~ | 0 |   |   |   |
|----|-----|---|---|-----|------|---|---|---|---|
| 0  | 0   | 0 | 0 | 0   | 0    | • | • | - | • |
| 0  | 0   | 0 | 0 | I/D | S    | • | - | - | - |

16x40 Dot Matrix LCD Controller/Driver

Initial Program Code Example for 8051 MPU (8-bit Interface)

```
INITIAL_START:
    CALL DELAY40mS
    MOV A,#38H
                       :FUNCTION SET
    CALL WRINS_NOCHK ;8 bit,N=1,5*7dot
    CALL DELAY37uS
    MOV A,#38H
                       ;FUNCTION SET
    CALL WRINS_NOCHK ;8 bit,N=1,5*7dot
    CALL DELAY37uS
    MOV A,#0FH
                       :DISPLAY ON
    CALL WRINS_CHK
    CALL DELAY37uS
    MOV A,#01H
                       CLEAR DISPLA
    CALL WRINS_CHK
    CALL DELAY1.52mS
                       ENTRY MODE SET
    MOV A,#06H
                        CURSOR MOVES TO RIGHT
    CALL WRINS_CHK
    CALL DELAY37uS
MAIN_START:
    XXXX
    XXXX
    XXXX
    XXXX
WRINS_CHK:
    CALL CHK BUSY
WRINS_NOCHK:
                            ;EX:Port 3.0
    CLR RS
    CLR
          RW
                            ;EX:Port 3.1
    SETB E
                            ;EX:Port 3.2
    MOV
         P1,A
                            ;EX:Port 1=Data Bus
    CLR
          Ε
    MOV
          P1,#FFH
                            ;For Check Busy Flag
    RET
CHK_BUSY:
                            ;Check Busy Flag
    CLR
          RS
    SETB RW
    SETB E
    JB
          P1.7,$
    CLR
          Ε
    RET
```



Initial Program Code Example for 8051 MPU (4-bit Interface)

| ;           |       |             |                   | ;    |               |          |                     |
|-------------|-------|-------------|-------------------|------|---------------|----------|---------------------|
| INITIAL_    | _STAR | RT:         |                   | WRIN | IS_CHK        | :        |                     |
| C           | CALL  | DELAY40mS   |                   |      | CALL          | CHK_BUSY |                     |
|             |       |             |                   | WRIN | IS_NOC        |          |                     |
|             | /IOV  | A,#38H      | ;FUNCTION SET     |      | PUSH          | A        |                     |
|             |       | WRINS_ONCE  | ;8 bit,N=1,5*7dot |      | ANL           | A,#FOH   |                     |
| С           | CALL  | DELAY37uS   |                   |      | CLR           | RS       | ;EX:Port 3.0        |
|             |       |             |                   |      | CLR           | RW       | ;EX:Port 3.1        |
|             |       | A,#28H      | ;FUNCTION SET     |      | SETB          | E        | ;EX:Port 3.2        |
|             |       | WRINS_NOCHK | ;4 bit,N=1,5*7dot |      | MOV           |          | ;EX:Port1=Data Bus  |
| С           | CALL  | DELAY37uS   |                   |      | CLR           | E        |                     |
| -           |       |             |                   |      | POP           |          |                     |
|             |       | A,#28H      | ;FUNCTION SET     |      | SWAP          |          |                     |
|             |       | WRINS_NOCHK | ;4 bit,N=1,5*7dot | WRII | IS_ONG        |          |                     |
| C           | CALL  | DELAY37uS   |                   |      |               | A,#F0H   |                     |
|             |       |             |                   |      | CLR           | RS       |                     |
|             |       | A,#0FH      | ;DISPLAY ON       |      | CLR           |          |                     |
|             |       | WRINS_CHK   |                   |      | SETB          |          |                     |
| C           | CALL  | DELAY37uS   |                   |      | MOV           |          |                     |
|             |       | 4 80411     | CLEAR DISPLAY     |      | CLR           | E        | E 01 1 B E          |
|             | MOV.  | A,#01H      | CLEAR DISPLAY     |      | MOV           | P1,#FFH  | ;For Check Bus Flag |
|             | CALL  |             |                   |      | RET           |          |                     |
|             | ALL   | DELAY1.52mS |                   | CHK  | DLICV.        |          | ·Ohaak Busu Elaa    |
| M           | NOV   | A,#06H      | ENTRY MODE SET    | CHK_ | BUSY:<br>PUSH | ٨        | ;Check Busy Flag    |
|             | CALL  | WRINS_CHK   | ENVICT MODE SET   |      | MOV           |          |                     |
|             | CALL  | DELAY37uS   |                   | \$1  | WICV          | F1,#1111 |                     |
| ·           |       | D2D(10/40   |                   | Ψ.   | CLR           | RS       |                     |
| ,<br>MAIN_S | TART  |             |                   |      | SETB          |          |                     |
|             | XXX   | •           |                   |      | SETB          |          |                     |
|             | XXX   |             |                   |      | MOV           |          |                     |
|             | XXXX  |             |                   |      | CLR           | E        |                     |
| X           | XXXX  |             |                   |      | MOV           | P1,#FFH  |                     |
|             |       |             |                   |      | CLR           | RS       |                     |
|             |       |             |                   |      | SETB          | RW       |                     |
|             |       |             |                   |      | SETB          | E        |                     |
|             |       |             |                   |      | NOP           |          |                     |
|             |       |             |                   |      | CLR           | E        |                     |
|             |       |             |                   |      | JB            | A.7,\$1  |                     |
|             |       |             |                   |      | POP           | A        |                     |
|             |       |             |                   |      | RET           |          |                     |
|             |       |             |                   |      |               |          |                     |
|             |       |             |                   |      |               |          |                     |

#### **HOST INTERFACE**

The UCi7066c supports 1 parallel bus protocols, 6800 (8-bit bus width), and 3 serial bus protocols (4-wire, 3-wire, and 2-wire). Designers can either use parallel bus to achieve high data transfer rate, or use serial bus to create compact LCD modules. Connect unused control pins and data bus pins to V<sub>DD</sub> or V<sub>SS</sub>.

#### DL:

This chip has all two kinds of interface type with MPU: 4-bit bus and 8-bit bus. 4-bit bus or 8-bit bus is selected by DL bit in the instruction register.

| DL=0 | 4-bit bus mode |
|------|----------------|
| DL=1 | 8-bit bus mode |

During read or write operation, two 8-bit registers are used data register (DR) and instruction register (IR).

#### DR:

The data register (DR) is used as temporary data storage. place for being written into or read from DDRAM/CGRAM, target RAM is selected by RAM address setting instruction. Each internal operation, reading from or writing into RAM, is done automatically. So to speak, after MPU reads DR data, the data in the next DDRAM/CGRAM address is transferred into DR automatically. Also after MPU writes data to DR, the data in DR is transferred into DDRAM/CGRAM automatically.

#### IR:

The Instruction register (IR) is used only to store instruction code transferred from MPU. MPU cannot use it to read instruction data.

#### RS, R/W:

To select register, use RS input pin in 4-bit/8-bit bus mode.

| RS | R/W        | Operation                                                        |
|----|------------|------------------------------------------------------------------|
| X  | <u>ا</u> ر | Instruction-Write operation (MPU Write Instruction code into IR) |
| L  | Н          | Read Busy Flag (DB7) and address counter (DB0~DB6)               |
| Н  | L          | Data-Write operation (MPU writes data into DR)                   |
| Н  | Н          | Data Read operation (MPU reads data from DR)                     |

**Table:** Various kinds of operations according to RS and R/W bits

#### **Busy Flag (BF)**

When BF = "High", it indicates that the internal operation is being processed. So during this time the next instruction cannot be accepted. BF can be read, when RS = Low and R/W = High (Read Instruction Operation), through DB7 port. Before executing the next instruction, be sure that BF is not High. Before checking BF, be sure to wait at least 80uS. Do NOT always keep the "E" pin "High" for checking BF.

#### Address Counter (AC)

Address Counter (AC) stores DDRAM/CGRAM address, transferred from IR. After writing into (reading from) DDRAM/CGRAM, AC is automatically increased (decreased) by 1. When RS = "Low" and R/W = "High", AC can be read through DB0 ~ DB6 ports.



#### PARALLEL INTERFACE

#### 4-bit Interface

For 4-bit interface data, only four bus lines (DB4 to DB7) are used for transfer. Bus lines DB0 to DB3 are disabled. The data transfer between the UCi7066c and the MPU is completed after the 4-bit data has been transferred twice. As for the order of data transfer, the four high order bits (for 8-bit operation, DB4 to DB7) are transferred before the four low order bits (for 8-bit operation, DB0 to DB3). The busy flag must be checked (one instruction) after the 4-bit data has been transferred twice. Two more 4-bit operations then transfer the busy flag and address counter data.

# Example of Busy Flag Check timing sequence



#### Intel 8051 interface



16x40 Dot Matrix LCD Controller/Driver

# 8-bit Interface

For 8-bit interface data, all eight bus lines (DB0 to DB7) are used.

# Example of Busy Flag Check timing sequence







#### **SERIAL INTERFACE**

UCi7066 supports 3 serial modes, one 4-wire SPI mode (S8), one 3-wire SPI mode (S9) and one 2-wire mode (I<sup>2</sup>C). Bus interface mode is determined by the wiring of the SERMODE. D[7:6]. See table in last page for more detail.

#### S8 (4-wire) Interface

Only write operations are supported in 4-wire serial mode. Pins CS[1:0] are used for chip select and bus cycle reset. Pin RS is used to determine the content of the data been transferred. During each write cycle, 8 bits of data, MSB first, are latched on eight rising SCK edges into an 8-bit data holder.

If RS=0, the data byte will be decoded as command. If RS=1, this 8-bit will be treated as data and transferred to proper address in the Display Data RAM on the rising edge of the last SCK pulse. Pin RD is examined when SCK is pulled low for the LSB (D3) of each token.



#### S9 (3-wire) Interface

Only write operations are supported in this 3-wire serial mode. Pins CS[1:0] are used for chip select and bus cycle reset. On each write cycle, the first bit is RS, which determines the content of the following 8 bits of data, MSB first. These 8 command or data bits are latched on rising SCK edges into an 8-bit data holder. If RS=0, the data byte will be decoded as command. If RS=1, this 8-bit will be treated as data and transferred to proper address in the Display Data RAM at the rising edge of the last SCK pulse.

By sending RS information explicitly in the bit stream, control pin RS is not used, and should be connected to either VDD or VSS. The toggle of CS0 for each byte of data/command is recommended but optional.



3-wire Serial Interface (S9)



# 2-wire Serial Interface (I<sup>2</sup>C)

When SERMODE is set to "H" and D[7:6] are set to "LH", UCi7066 is configured as a I<sup>2</sup>C Bus signaling protocol compliant slave device. Please refer to I<sup>2</sup>C standard for details of the bus signaling protocol. Please refer to AC Characteristic section for timing parameters of UltraChip implementation.

Each UCi7066c's I<sup>2</sup>C interface sequence starts with a START condition (S) from the bus master, followed by a sequence header, containing a device address, the mode of transfer (RS, 0:Control, 1:Data), and the direction of the transfer (R/W, 0:Write, 1:Read). Since both WR and RS are expressed explicitly in the header byte, the control pins CS[1:0], R/W, RD and RS are not used in I<sup>2</sup>C mode and should be connected to VSS.



2-wire Serial Interface (I<sup>2</sup>C) – Read mode



# DISPLAY DATA RAM (DDRAM)

Display data RAM (DDRAM) stores display data represented in 8-bit character codes. Its extended capacity is 80 x 8 bits, or 80 characters. The area in display data RAM (DDRAM) that is not used for display can be used as general data RAM. See Figure below for the relationships between DDRAM addresses and positions on the LCD.



The DDRAM address (ADD) is set in the address counter (AC) as hexadecimal.

#### 1-line display (N = 0)

When there are fewer than 80 display characters, the display begins at the head position. For example, if using only the UCi7066, 8 characters are displayed. See Figure below.



When the display shift operation is performed, the DDRAM address shifts. (See the Figure below.)



1-line x 8-character Display Example

#### 2-line display (N = 1)

Case 1: When the number of display characters is less than 40x2 lines, the two lines are displayed from the head. Note that the first line end address and the second line start address are not consecutive. For example, when just the UCi7066c is used, 8 characters x 2 lines are displayed. See Figure below.

| <b>Display Position</b> | 1  | 2  | 3  | 4  | 5  | 6  | 38     | 39 | 40 |
|-------------------------|----|----|----|----|----|----|--------|----|----|
| DDRAM Address           | 00 | 01 | 02 | 03 | 04 | 05 | <br>25 | 26 | 27 |
| (Hex)                   | 40 | 41 | 42 | 43 | 44 | 45 | <br>65 | 66 | 67 |

Figure: 2-line Display

Case 2: For a 16-character x 2-line display, the UCi7066 can be extended using one 40-output extension driver. When display shift operation is performed, the DDRAM address shifts. See Figure below.

| Display Position | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14 | 15 | 16 |
|------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| DDRAM Address    | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 80 | 09 | 0A | 0B | 0C | 0D | 0E | 0F |
|                  | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A | 4B | 4C | 4D | 4E | 4F |
|                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| For shift left   | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 80 | 09 | 0A | 0B | 0C | 0D | 0E | 0F | 10 |
|                  | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A | 4B | 4C | 4D | 4E | 4F | 50 |
|                  |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| For shift right  | 27 | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 80 | 09 | 0A | 0B | 0C | 0D | 0E |
|                  | 67 | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A | 4B | 4C | 4D | 4E |

Figure: 2-line x 16-character Display Example

#### **Character Generator ROM (CGROM)**

The character generator ROM generates 5x8-dot or 5x11-dot character patterns from 8-bit character codes. It can generate 240 5x8-dot character patterns. User-defined character patterns are also available by mask-programmed ROM.

#### **Character Generator RAM (CGRAM)**

In the character generator RAM, the user can rewrite character patterns by program. For 5 x 8 dots, eight character patterns can be written, and for 5 x 11 dots, four character patterns can be written.

Write into DDRAM the character codes at the addresses shown as the left column of the table in the Appendix section to show the character patterns stored in CGRAM.

See the table below for the relationship between CGRAM addresses and data and display patterns. Areas that are not used for display can be used as general data RAM.

#### **Timing Generation Circuit**

The timing generation circuit generates timing signals for the operation of internal circuits such as DDRAM, CGROM and CGRAM. RAM read timing for display and internal operation timing by MPU access are generated separately to avoid interfering with each other. Therefore, when writing data to DDRAM, for example, there will be no undesirable interference, such as flickering, in areas other than the display area.

#### **LCD Driver Circuit**

LCD Driver circuit has 16 common and 40 segment signals for LCD driving. Data from CGRAM/CGROM is transferred to 40 bit segment latch serially, and then it is

stored to 40-bit shift latch. When each common is selected by 16 bit common register, segment data also output through segment driver from 40 bit segment latch.

In 1-line display mode case, COM1~COM8 have 1/8 duty or COM1~COM11 have 1/11duty, and in 2-line mode, COM1 ~ COM16 have 1/16 duty ratio.

#### **Cursor/Blink Control Circuit**

It can generate the cursor or blink in the cursor/blink control circuit. The cursor or the blink appears in the digit at the display data RAM address set in the address counter.

#### Notes:

- 1. Character code bits 0 to 2 correspond to CGRAM address bits 3 to 5 (3 bits: 8 types).
- CGRAM address bits 0 to 2 designate the character pattern line position.
  - The 8th line is the cursor position and its display is formed by a logical OR with the cursor.
  - Maintain the 8th line data, corresponding to the cursor display position, at 0 as the cursor display.
  - If the 8th line data is 1, 1 bit will light up the 8th line regardless of the cursor presence.
- Character pattern row positions correspond to CGRAM data bits 0 to 4 (bit 4 being at the left).
- As shown in the table below, CGRAM character patterns are selected when character code bits 4 to 7 are all 0. However, since character code bit 3 has no effect, the R display example above can be selected by either character code 00H or 08H.
- 1 for CGRAM data corresponds to display selection and 0 for non-selection.
  - "-" indicates no effect.

|    | Character Code<br>(DDRAM Data) |    |    |   |    |    | CGRAM<br>Addr. |     |    |    | Character Patterns<br>(CGRAM Data) |    |    |    |    |    |    |    |   |    |    |   |   |
|----|--------------------------------|----|----|---|----|----|----------------|-----|----|----|------------------------------------|----|----|----|----|----|----|----|---|----|----|---|---|
| В7 | B6                             | B5 | B4 |   | B2 | B1 | B0             | В5  | B4 | ВЗ | B2                                 | B1 | B0 | В7 | B6 | B5 | B4 | В3 |   | В1 | B0 |   |   |
|    |                                |    |    |   | 0  | 0  | 0              |     |    |    | 0                                  | 0  | 0  |    |    |    | 1  | 1  | 1 | 1  | 1  |   |   |
|    |                                |    |    |   | 0  | 0  | 0              |     |    |    | 0                                  | 0  | 1  |    |    |    | 0  | 0  | 1 | 0  | 0  |   |   |
|    |                                |    |    |   |    |    | 0              | 0   | 0  |    |                                    |    | 0  | 1  | 0  |    |    |    | 0 | 0  | 1  | 0 | 0 |
| 0  | 0                              | 0  | 0  | _ | 0  | 0  | 0              | 0   | 0  | 0  | 0                                  | 1  | 1  | _  | _  | _  | 0  | 0  | 1 | 0  | 0  |   |   |
|    |                                | O  | U  |   | 0  | 0  | 0              | ] ~ | U  | O  | 1                                  | 0  | 0  |    |    |    | 0  | 0  | 1 | 0  | 0  |   |   |
|    |                                |    |    |   | 0  | 0  | 0              |     |    |    | 1                                  | 0  | 1  |    |    |    | 0  | 0  | 1 | 0  | 0  |   |   |
|    |                                |    |    |   | 0  | 0  | 0              |     |    |    | 1                                  | 1  | 0  |    |    |    | 0  | 0  | 1 | 0  | 0  |   |   |
|    |                                |    |    |   | 0  | 0  | 0              |     |    |    | 1                                  | 1  | 1  |    |    |    | 0  | 0  | 0 | 0  | 0  |   |   |
|    |                                |    |    |   | 0  | 0  | 1              |     |    |    | 0                                  | 0  | 0  |    |    |    | 1  | 1  | 1 | 1  | 0  |   |   |
|    |                                |    |    |   | 0  | 0  | 1              |     |    |    | 0                                  | 0  | 1  |    |    |    | 1  | 0  | 0 | 0  | 1  |   |   |
|    |                                |    |    |   | 0  | 0  | 1              |     |    |    | 0                                  | 1  | 0  |    |    |    | 1  | 0  | 0 | 0  | 1  |   |   |
| 0  | 0                              | 0  | 0  | _ | 0  | 0  | 1              | n   | 0  | 1  | 0                                  | 1  | 1  | _  | _  | _  | 1  | 1  | 1 | 1  | 0  |   |   |
| 0  | 0                              | O  | U  |   | 0  | 0  | 0 1 0          | U   | •  | 1  | 0                                  | 0  |    |    |    | 1  | 0  | 1  | 0 | 0  |    |   |   |
|    |                                |    |    |   | 0  | 0  | 1              |     |    |    | 1                                  | 0  | 1  |    |    |    | 1  | 0  | 0 | 1  | 0  |   |   |
|    |                                |    |    |   | 0  | 0  | 1              |     |    |    | 1                                  | 1  | 0  |    |    |    | 1  | 0  | 0 | 0  | 1  |   |   |
|    |                                |    |    |   | 0  | 0  | 1              |     |    |    | 1                                  | 1  | 1  |    |    |    | 0  | 0  | 0 | 0  | 0  |   |   |

Relationship among CGRAM Addresses, Character Codes (DDRAM), and Character patterns (CGRAM Data)



# **LCD Frequency**

Assuming the oscillation frequency = 270kHz, 1 clock cycle time = 3.7uS, 1/16 duty; 1/5 bias,

→ 1 frame = 3.7uS x 200 x 16 = 1184uS = 11.8mS (84.7Hz)



©1999~2015

Assuming the oscillation frequency = 270kHz, 1 clock cycle time = 3.7uS, 1/11 duty; 1/4 bias



Assuming the oscillation frequency = 270kHz, 1 clock cycle time = 3.7uS, 1/8 duty; 1/4 bias,

→ 1 frame = 3.7uS x 400 x 8 = 11840uS = 11.8mS (84.7Hz)





16x40 Dot Matrix LCD Controller/Driver

Connection with LCD

5x8 dots, 8 characters x 1 line (1/4 bias, 1/8 duty)



5x11 dots, 8 characters x 1 line (1/4 bias, 1/11 duty)



©1999~2015 16x40 Dot Matrix LCD Controller/Driver





5x8 dots, 16 characters x 1 line (1/5 bias, 1/16 duty)



16x40 Dot Matrix LCD Controller/Driver

# **ABSOLUTE MAXIMUM RATING**

Ultrachile

| Symbol | Parameter             | Range              | Unit |
|--------|-----------------------|--------------------|------|
| Vcc    | Power Supply Voltage  | -0.3 ~ +7.0        | V    |
| VLCD   | LCD Driver Voltage    | Vcc-15.0 ~ Vcc+0.3 | V    |
| VIN    | Input Voltage         | -0.3 ~ Vcc+0.3     | V    |
| TA     | Operating Temperature | -40 ~ +90          | °C   |
| Тѕтр   | Storage Temperature   | <b>−55 ~ +125</b>  | °C   |





# **DC CHARACTERISTICS**

Vcc=2.7V~4.5V, Vss=0V, Ta=25°C

| Symbol | Characteristics                        | Condition             | Min.    | Тур. | Max.   | Unit |
|--------|----------------------------------------|-----------------------|---------|------|--------|------|
| Vcc    | Operating Voltage                      | -                     | 2.7     | _    | 4.5    | V    |
| VLCD   | LCD Voltage                            | Vcc-V5                | 3.0     | _    | 18.0   | V    |
| Vıн1   | Input Voltage – High (Except OSC1)     |                       | 0.7Vcc  |      | Vcc    | V    |
| VIL1   | Input Voltage – Low (Except OSC1)      |                       | -0.3    | -    | 0.55   | V    |
| VIH2   | Input Voltage – High (OSC1)            | - ()                  | 0.7Vcc  | _    | Vcc    | V    |
| VIL2   | Input Voltage – Low (OSC1)             | 1                     | _       | _    | 0.2Vcc | V    |
| Vон1   | Output Voltage – High (DB7~DB0)        | Iон=–0.1mA            | 0.75Vcc | _    | -      | V    |
| Vol1   | Output Voltage – Low (DB7~DB0)         | IoL=0.1mA             | _       | _    | 0.2Vcc | V    |
| Voн2   | Output Voltage – High (Except DB7-DB0) | Iон=-0.04mA           | 0.8Vcc  | _    | Vcc    | V    |
| Voн2   | Output Voltage – Low (Except DB7~DB0)  | IoL=0.04mA            | _       | _    | 0.2Vcc | V    |
| Rсом   | Resistance – COM                       | VLCD=4V, Id=0.05mA    | _       | 2    | 20     | kΩ   |
| Rseg   | Resistance – SEG                       | VLCD=4V, Id=0.05mA    | _       | 2    | 30     | kΩ   |
| Icc    | Power Supply Current                   | fosc=270kHz, Vcc=3.0V | _       | 0.1  | 0.25   | mA   |
| ILEAK  | Input leadage Current                  | Vin=0V to Vcc         | -1      | _    | 1      | uA   |
| IPUP   | Pull-up MOS Current                    | Vcc=3V                | -10     | -50  | -120   | uA   |

Vcc=4.5V~5.5V, Vss=0V, Ta=25°C

| Symbol | Characteristics                        | Condition             | Min.   | Тур. | Max.   | Unit |
|--------|----------------------------------------|-----------------------|--------|------|--------|------|
| Vcc    | Operating Voltage                      | -                     | 4.5    | _    | 5.5    | V    |
| VLCD   | LCD Voltage                            | Vcc-V5                | 3.0    | _    | 18.0   | V    |
| VıH1   | Input Voltage – High (Except OSC1)     |                       | 0.7Vcc |      | Vcc    | V    |
| VIL1   | Input Voltage – Low (Except OSC1)      |                       | -0.3   | -    | 0.6    | V    |
| VIH2   | Input Voltage – High (OSC1)            |                       | Vcc-1  | _    | Vcc    | V    |
| VIL2   | Input Voltage – Low (OSC1)             |                       | -0.2   | _    | 1.0    | V    |
| Voн1   | Output Voltage – High (DB7~DB0)        | Iон=-0.025mA          | 2.4    | _    | Vcc    | V    |
| Vol1   | Output Voltage – Low (DB7~DB0)         | IoL=1.2mA             | _      | _    | 0.4    | V    |
| Voн2   | Output Voltage - High (Except DB7~DB0) | Iон=-0.04mA           | 0.9Vcc | _    | Vcc    | V    |
| Voн2   | Output Voltage – Low (Except DB7~DB0)  | IoL=0.04mA            | _      | _    | 0.1Vcc | V    |
| Rсом   | Resistance – COM                       | VLCD=4V, Id=0.05mA    | _      | 2    | 20     | kΩ   |
| Rseg   | Resistance – SEG                       | VLCD=4V, Id=0.05mA    | _      | 2    | 30     | kΩ   |
| Icc    | Power Supply Current                   | fosc=270kHz, Vcc=5.0V | _      | 0.35 | 0.6    | mA   |
| ILEAK  | Input leadage Current                  | Vin=0V to Vcc         | -1     | _    | 1      | uA   |
| IPUP   | Pull-up MOS Current                    | Vcc=5V                | -50    | -125 | -250   | uA   |

16x40 Dot Matrix LCD Controller/Driver



(6800 Read data from UCi7066c)

16x40 Dot Matrix LCD Controller/Driver





| Symbol | Characteristics    | Description                                            | Min    | Тур. | Max. | Unit |
|--------|--------------------|--------------------------------------------------------|--------|------|------|------|
| tPOR   | Power Rise time    | Power rise time that will trigger internal POR circuit | 0.1    |      | 100  | mS   |
| tIOL   | I/O Low time       | The period that I/O is kept LOW                        | 40     |      |      | mS   |
| tPW    | Enable Pulse width | Please refer to the following                          | tables |      |      |      |



 $TA = 25^{\circ}C$ ,  $Vcc=2.7V\sim4.5V$ 

| Symbol         | Characteristic              | Test Condition | Min. | Тур. | Max. | Unit |
|----------------|-----------------------------|----------------|------|------|------|------|
| Internal Clock | Operation                   |                |      |      |      |      |
| fosc           | OSC Frequency               | R=750ΚΩ        | 190  | 270  | 350  | KHz  |
| External Cloc  | k Operation                 | *              |      |      |      |      |
| fEX            | External Frequency          | X              | 125  | 270  | 410  | KHz  |
|                | Duty Cycle                  |                | 45   | 50   | 55   | %    |
| tR, tF         | Rising/Falling Time         |                | _    | -    | 0.2  | uS   |
| Write Mode (N  | MPU writes data to UCi7066) |                |      |      |      |      |
| tc             | Enable Cycle Time           | Pin E          | 1200 | _    | _    | nS   |
| tpw            | Enable Pulse Width          | Pin E          | 460  | -    | _    | nS   |
| tR, tF         | Rising/Falling Time         | PinE           | _    | -    | 25   | nS   |
| tas            | Address Setup Time          | Pin: RS, RW, E | 0    | -    | _    | nS   |
| tah            | Address Hold Time           | Pin: RS, RW, E | 10   | _    | _    | nS   |
| tosw           | Data Setup Time             | Pin: DB7~DB0   | 80   | _    | _    | nS   |
| tн             | Data Hold Time              | Pin: DB7~DB0   | 10   | -    | _    | nS   |
| Read Mode (N   | MPU reads data from UCi7066 |                |      |      |      |      |
| tc             | Enable Cycle Time           | Pin E          | 1200 | -    | -    | nS   |
| tpw            | Enable Pulse Width          | Pin E          | 480  | -    | _    | nS   |
| tR, tF         | Rising/Falling Time         | Pin E          | _    | -    | 25   | nS   |
| tas            | Address Setup Time          | Pin: RS, RW, E | 0    | -    | -    | nS   |
| tah            | Address Hold Time           | Pin: RS, RW, E | 10   | -    | _    | nS   |
| tddr           | Data Setup Time             | Pin: DB7~DB0   | _    | _    | 320  | nS   |
| tн             | Data Hold Time              | Pin: DB7~DB0   | 10   | -    | -    | nS   |
| Interface Mod  | e with LCD Driver (UCi7065) |                |      |      |      |      |
| tcwH           | Clock Pulse Width – High    | Pin: CL1, CL2  | 800  | _    | _    | nS   |
| tcwL           | Clock Pulse Width – Low     | Pin: CL1, CL2  | 800  | -    | -    | nS   |
| tcsT           | Clock Setup Time            | Pin: CL1, CL2  | 500  | _    | _    | nS   |
| tsu            | Data Setup Time             | Pin: D         | 300  | _    | _    | nS   |
| tDH            | Data Hold Time              | Pin: D         | 300  |      |      | nS   |
| tDМ            | M Delay Time                | Pin: M         | 0    | -    | 2000 | nS   |



 $TA = 25^{\circ}C$ ,  $Vcc=4.5V\sim5V$ 

| Symbol         | Characteristic               | Test Condition | Min. | Тур. | Max. | Unit |
|----------------|------------------------------|----------------|------|------|------|------|
| Internal Clock | k Operation                  |                |      |      |      |      |
| fosc           | OSC Frequency                | R=91ΚΩ         | 190  | 270  | 350  | KHz  |
| External Cloc  | k Operation                  | *. (           |      |      |      |      |
| fEX            | External Frequency           | %              | 125  | 270  | 410  | KHz  |
|                | Duty Cycle                   |                | 45   | 50   | 55   | %    |
| tR, tF         | Rising/Falling Time          |                |      |      | 0.2  | uS   |
| Write Mode (N  | MPU writes data to UCi7066)  |                |      |      |      |      |
| tc             | Enable Cycle Time            | Pin E          | 1200 |      |      | nS   |
| tpw            | Enable Pulse Width           | Pin E          | 140  |      |      | nS   |
| tR, tF         | Rising/Falling Time          | Pin E          |      |      | 25   | nS   |
| tas            | Address Setup Time           | Pin: RS, RW, E | 0    |      |      | nS   |
| tah            | Address Hold Time            | Pin: RS, RW, E | 10   |      |      | nS   |
| tDSW           | Data Setup Time              | Pin: DB7~DB0   | 40   |      |      | nS   |
| tн             | Data Hold Time               | Pin: DB7~DB0   | 10   |      |      | nS   |
| Read Mode (M   | MPU reads data from UCi7066  | )              |      |      |      |      |
| tc             | Enable Cycle Time            | Pin E          | 1200 |      |      | nS   |
| tpw            | Enable Pulse Width           | Pin E          | 140  |      |      | nS   |
| tR, tF         | Rising/Falling Time          | Pin E          |      |      | 25   | nS   |
| tas            | Address Setup Time           | Pin: RS, RW, E | 0    |      |      | nS   |
| tah            | Address Hold Time            | Pin: RS, RW, E | 10   |      |      | nS   |
| tDDR           | Data Setup Time              | Pin: DB7~DB0   |      |      | 100  | nS   |
| tн             | Data Hold Time               | Pin: DB7~DB0   | 10   |      |      | nS   |
| Interface Mod  | le with LCD Driver (UCi7065) |                |      |      |      |      |
| tcwH           | Clock Pulse Width, High      | Pin: CL1, CL2  | 800  |      |      | nS   |
| tcwL           | Clock Pulse Width, Low       | Pin: CL1, CL2  | 800  |      |      | nS   |
| tcst           | Clock Setup Time             | Pin: CL1, CL2  | 500  |      |      | nS   |
| tsu            | Data Setup Time              | Pin: D         | 300  |      |      | nS   |
| tDH            | Data Hold Time               | Pin: D         | 300  |      |      | nS   |
| tDМ            | M Delay Time                 | Pin: M         | 0    |      | 2000 | nS   |



Serial Bus Timing Characteristics (for S8)

 $TA = 25^{\circ}C$ ,  $Vcc=2.7V\sim4.5V$ 

| Symbol                                 | Signal   | Description                       | Min.           | Тур. | Max. | Unit |
|----------------------------------------|----------|-----------------------------------|----------------|------|------|------|
| t <sub>ASS8</sub>                      | RS RS    | Address setup time                | 0              |      | _    | nS   |
| t <sub>AHS8</sub>                      | N3       | Address hold time                 | 20             |      | _    | nS   |
| t <sub>CYS8</sub>                      |          | System cycle time                 | 140            |      | -    | nS   |
| t <sub>LPWS8</sub>                     | SCK      | Low pulse width                   | 65             |      | _    | nS   |
| t <sub>HPWS8</sub>                     |          | High pulse width                  | 65             |      | _    | nS   |
| t <sub>DSS8</sub><br>t <sub>DHS8</sub> | SDA      | Data setup time<br>Data hold time | 30<br>20       |      | -    | nS   |
| tcssas8<br>tcssds8<br>tcshs8           | CS1, CS0 | Chip select setup time            | 10<br>20<br>10 |      |      | nS   |

 $TA = 25^{\circ}C$ ,  $Vcc=4.5V\sim5V$ 

| Symbol                                   | Signal   | Description                       | Min.           | Тур. | Max. | Unit |
|------------------------------------------|----------|-----------------------------------|----------------|------|------|------|
| t <sub>ASS8</sub>                        | RS       | Address setup time                | 0              |      | _    | nS   |
| t <sub>AHS8</sub>                        | NO       | Address hold time                 | 20             |      | _    | nS   |
| t <sub>CYS8</sub>                        |          | System cycle time                 | 140            |      | _    | nS   |
| t <sub>LPWS8</sub>                       | SCK      | Low pulse width                   | 65             |      | _    | nS   |
| t <sub>HPWS8</sub>                       |          | High pulse width                  | 65             |      | _    | nS   |
| t <sub>DSS8</sub><br>t <sub>DHS8</sub>   | SDA      | Data setup time<br>Data hold time | 30<br>20       |      | _    | nS   |
| tcssas8<br>tcssds8<br>t <sub>CSHS8</sub> | CS1, CS0 | Chip select setup time            | 10<br>20<br>10 |      |      | nS   |



Serial Bus Timing Characteristics (for S9)

#### $TA = 25^{\circ}C$ , $Vcc=2.7V\sim4.5V$

| Symbol                                                           | Signal   | Description                       | Min.           | Тур. | Max. | Unit |
|------------------------------------------------------------------|----------|-----------------------------------|----------------|------|------|------|
| t <sub>ASS8</sub>                                                | RS       | Address setup time                | 0              |      | _    | nS   |
| t <sub>AHS8</sub>                                                | NS NS    | Address hold time                 | 20             |      | -    | nS   |
| t <sub>CYS8</sub>                                                |          | System cycle time                 | 140            |      | -    | nS   |
| t <sub>LPWS8</sub>                                               | SCK      | Low pulse width                   | 65             |      | -    | nS   |
| t <sub>HPWS8</sub>                                               |          | High pulse width                  | 65             |      | -    | nS   |
| t <sub>DSS8</sub><br>t <sub>DHS8</sub>                           | SDA      | Data setup time<br>Data hold time | 30<br>20       |      | -    | nS   |
| t <sub>CSSAS8</sub><br>t <sub>CSSDS8</sub><br>t <sub>CSHS8</sub> | CS1, CS0 | Chip select setup time            | 10<br>20<br>10 |      |      | nS   |

### $TA = 25^{\circ}C$ , $Vcc=4..5V\sim5V$

| Symbol                                                           | Signal   | Description                    | Min.           | Тур. | Max. | Unit |
|------------------------------------------------------------------|----------|--------------------------------|----------------|------|------|------|
| t <sub>ASS8</sub>                                                | RS       | Address setup time             | 0              |      | -    | nS   |
| t <sub>AHS8</sub>                                                | 1.0      | Address hold time              | 20             |      | -    | nS   |
| t <sub>CYS8</sub>                                                |          | System cycle time              | 140            |      | -    | nS   |
| t <sub>LPWS8</sub>                                               | SCK      | Low pulse width                | 65             |      | -    | nS   |
| t <sub>HPWS8</sub>                                               |          | High pulse width               | 65             |      | -    | nS   |
| t <sub>DSS8</sub><br>t <sub>DHS8</sub>                           | SDA      | Data setup time Data hold time | 30<br>20       |      | ı    | nS   |
| t <sub>CSSAS8</sub><br>t <sub>CSSDS8</sub><br>t <sub>CSHS8</sub> | CS1, CS0 | Chip select setup time         | 10<br>20<br>10 |      |      | nS   |

16x40 Dot Matrix LCD Controller/Driver



| Symbol                      | Parameter                             | Conditions | Min   | Тур | Max | Unit |
|-----------------------------|---------------------------------------|------------|-------|-----|-----|------|
| $TA = 25^{\circ}C$ , $Vcc=$ | :2.7V~4.5V                            |            |       |     |     |      |
| fSCL                        | SCL Clock Frequency                   |            | 0     | -   | 400 | kHz  |
| tSU, tSTA                   | Set-up time for START condition       |            | 600   | ı   | _   | nS   |
| tHD, tSTA                   | Hold time for START condition         |            | 600   | 1   | _   | nS   |
| tLOW                        | Low period of the SCL clock           |            | 1300  | -   | _   | nS   |
| tHIGH                       | High period of the SCL clock          |            | 600   | ı   | _   | nS   |
| tSU, tDAT                   | Data setup time                       |            | 100   | -   | _   | nS   |
| tHD, tDAT                   | Data hold time                        |            | -     | 1   | 900 | nS   |
| tr                          | Rise time of both SDA and SCL signals |            | T.B.D | ı   | 300 | nS   |
| tf                          | Fall time of both SDA and SCL signals |            | T.B.D | -   | 300 | nS   |
| tSU, tSTO                   | Setup time for STOP condition         |            | 600   | ı   | _   | nS   |
| $TA = 25^{\circ}C$ , $Vcc=$ | :24.5V~5.5V                           |            |       |     |     |      |
| fSCL                        | SCL Clock Frequency                   |            | 0     | -   | 400 | kHz  |
| tSU, tSTA                   | Set-up time for START condition       |            | 600   | 1   | _   | nS   |
| tHD, tSTA                   | Hold time for START condition         |            | 600   | -   | _   | nS   |
| tLOW                        | Low period of the SCL clock           |            | 1300  | 1   | _   | nS   |
| tHIGH                       | High period of the SCL clock          |            | 600   | 1   | _   | nS   |
| tSU, tDAT                   | Data setup time                       |            | 100   | 1   | _   | nS   |
| tHD, tDAT                   | Data hold time                        |            | _     | -   | 900 | nS   |
| tr                          | Rise time of both SDA and SCL signals |            | T.B.D | 1   | 300 | nS   |
| tf                          | Fall time of both SDA and SCL signals |            | T.B.D | 1   | 300 | nS   |
| tSU, tSTO                   | Setup time for STOP condition         |            | 600   | _   | _   | nS   |

1999~2015 16x40 Dot Matrix LCD Controller/Driver

#### **PHYSICAL DIMENSIONS**



**Note:** Connect the substrate to VDD.

#### Die / Bump Information:

Die Size:  $(2180 \mu M \pm 20 u M) x (2410 \mu M \pm 20 \mu M)$ 

Die Thickness:  $400 \mu M \pm 20 \mu M$ Die TTV:  $DMAX - DMIN \le 2 \mu M$ Pad Size:  $80 \mu M \times 80 \mu M$ 

 $\begin{array}{ccc} & Bump \ Pitch: & 120 \mu M \\ Coordinate \ origin: & Chip \ center \\ & Pad \ reference: & Pad \ center \end{array}$ 

16x40 Dot Matrix LCD Controller/Driver

©1999~2015

### **ALIGNMENT MARK INFORMATION**

#### LOCATION:



#### SHAPE:



#### **COORDINATES:**

| Point      | Upper-L  | .eft Mark | Down-Left Mark |        |  |  |  |
|------------|----------|-----------|----------------|--------|--|--|--|
| 1 OIII     | X        | Υ         | X              | Υ      |  |  |  |
| Center (X) | -903.335 | 1022.2    | 903.835        | 1022.2 |  |  |  |
| 1          | -933.335 | 1052.2    | 893.385        | 1052.2 |  |  |  |
| 2          | -913.335 | 1052.2    | 913.835        | 1052.2 |  |  |  |
| 3          | -913.335 | 1032.2    | 913.835        | 1032.2 |  |  |  |
| 4          | -933.335 | 1032.2    | 933.835        | 1032.2 |  |  |  |
| 5          | -893.335 | 1052.2    | 933.835        | 1012.2 |  |  |  |
| 6          | -873.335 | 1052.2    | 913.938        | 1012.2 |  |  |  |
| 7          | -873.335 | 1032.2    | 913.835        | 992.2  |  |  |  |
| 8          | -893.335 | 1032.2    | 893.835        | 992.2  |  |  |  |
| 9          | -893.335 | 1012.2    | 893.835        | 1012.2 |  |  |  |
| 10         | -873.335 | 1012.2    | 873.835        | 1012.2 |  |  |  |
| 11         | -873.335 | 992.2     | 873.835        | 1032.2 |  |  |  |
| 12         | -893.335 | 992.2     | 893.835        | 1032.2 |  |  |  |
| 13         | -933.335 | 1012.2    | 1              | _      |  |  |  |
| 14         | -913.335 | 1012.2    | _              | _      |  |  |  |
| 15         | -913.335 | 992.2     |                | _      |  |  |  |
| 16         | -933.335 | 992.2     | -              | _      |  |  |  |

16x40 Dot Matrix LCD Controller/Driver

# PAD COORDINATES

| No. | Pad     | Х     | Υ     | W  | Н  |
|-----|---------|-------|-------|----|----|
| 1   | SEG22   | -1020 | 1140  | 90 | 80 |
| 2   | SEG21   | -1025 | 1029  | 80 | 80 |
| 3   | SEG20   | -1025 | 931   | 80 | 80 |
| 4   | SEG19   | -1025 | 833   | 80 | 80 |
| 5   | SEG18   | -1025 | 735   | 80 | 80 |
| 6   | SEG17   | -1025 | 637   | 80 | 80 |
| 7   | SEG16   | -1025 | 539   | 80 | 80 |
| 8   | SEG15   | -1025 | 441   | 80 | 80 |
| 9   | SEG14   | -1025 | 343   | 80 | 80 |
| 10  | SEG13   | -1025 | 245   | 80 | 80 |
| 11  | SEG12   | -1025 | 147   | 80 | 80 |
| 12  | SEG11   | -1025 | 49    | 80 | 80 |
| 13  | SEG10   | -1025 | -49   | 80 | 80 |
| 14  | SEG9    | -1025 | -147  | 80 | 80 |
| 15  | SEG8    | -1025 | -245  | 80 | 80 |
| 16  | SEG7    | -1025 | -343  | 80 | 80 |
| 17  | SEG6    | -1025 | -441  | 80 | 80 |
| 18  | SEG5    | -1025 | -539  | 80 | 80 |
| 19  | SEG4    | 1025  | -637  | 80 | 80 |
| 20  | SEG3    | -1025 | -735  | 80 | 80 |
| 21  | SEG2    | -1025 | -833  | 80 | 80 |
| 22  | SEG1    | -1025 | -931  | 80 | 80 |
| 23  | VSS     | -1025 | -1029 | 80 | 80 |
| 24  | OSC1    | -1020 | -1140 | 90 | 80 |
| 25  | OSC2    | -900  | -1140 | 90 | 80 |
| 26  | V1      | -780  | -1140 | 90 | 80 |
| 27  | V2      | -660  | -1140 | 90 | 80 |
| 28  | V3      | -540  | -1140 | 90 | 80 |
| 29  | V4      | -420  | -1140 | 90 | 80 |
| 30  | V5      | -300  | -1140 | 90 | 80 |
| 31  | CL1     | -180  | -1140 | 90 | 80 |
| 32  | CL2     | -60   | -1140 | 90 | 80 |
| 33  | SERMODE | 53    | -1140 | 80 | 80 |
| 34  | VCC     | 159   | -1140 | 80 | 80 |
| 35  | М       | 265   | -1140 | 80 | 80 |
| 36  | D       | 371   | -1140 | 80 | 80 |
| 37  | RS      | 477   | -1140 | 80 | 80 |
| 38  | RW      | 583   | -1140 | 80 | 80 |
| 39  | E       | 689   | -1140 | 80 | 80 |
| 40  | DB0     | 795   | -1140 | 80 | 80 |
| 41  | DB1     | 901   | -1140 | 80 | 80 |
| 42  | DB2     | 1020  | -1140 | 90 | 80 |

| No. | Pad   | X    | Y     | W  | Н  |
|-----|-------|------|-------|----|----|
| 43  | DB3   | 1025 | -1029 | 80 | 80 |
| 44  | DB4   | 1025 | -931  | 80 | 80 |
| 45  | DB5   | 1025 | -833  | 80 | 80 |
| 46  | DB6   | 1025 | -735  | 80 | 80 |
| 47  | DB7   | 1025 | -637  | 80 | 80 |
| 48  | COM1  | 1025 | -539  | 80 | 80 |
| 49  | COM2  | 1025 | -441  | 80 | 80 |
| 50  | COM3  | 1025 | -343  | 80 | 80 |
| 51  | COM4  | 1025 | -245  | 80 | 80 |
| 52  | COM5  | 1025 | -147  | 80 | 80 |
| 53  | COM6  | 1025 | -49   | 80 | 80 |
| 54  | COM7  | 1025 | 49    | 80 | 80 |
| 55  | COM8  | 1025 | 147   | 80 | 80 |
| 56  | COM9  | 1025 | 245   | 80 | 80 |
| 57  | COM10 | 1025 | 343   | 80 | 80 |
| 58  | COM11 | 1025 | 441   | 80 | 80 |
| 59  | COM12 | 1025 | 539   | 80 | 80 |
| 60  | COM13 | 1025 | 637   | 80 | 80 |
| 61  | COM14 | 1025 | 735   | 80 | 80 |
| 62  | COM15 | 1025 | 833   | 80 | 80 |
| 63  | COM16 | 1025 | 931   | 80 | 80 |
| 64  | SEG40 | 1025 | 1029  | 80 | 80 |
| 65  | SEG39 | 1020 | 1140  | 90 | 80 |
| 66  | SEG38 | 900  | 1140  | 90 | 80 |
| 67  | SEG37 | 780  | 1140  | 90 | 80 |
| 68  | SEG36 | 660  | 1140  | 90 | 80 |
| 69  | SEG35 | 540  | 1140  | 90 | 80 |
| 70  | SEG34 | 420  | 1140  | 90 | 80 |
| 71  | SEG33 | 300  | 1140  | 90 | 80 |
| 72  | SEG32 | 180  | 1140  | 90 | 80 |
| 73  | SEG31 | 60   | 1140  | 90 | 80 |
| 74  | SEG30 | -60  | 1140  | 90 | 80 |
| 75  | SEG29 | -180 | 1140  | 90 | 80 |
| 76  | SEG28 | -300 | 1140  | 90 | 80 |
| 77  | SEG27 | -420 | 1140  | 90 | 80 |
| 78  | SEG26 | -540 | 1140  | 90 | 80 |
| 79  | SEG25 | -660 | 1140  | 90 | 80 |
| 80  | SEG24 | -780 | 1140  | 90 | 80 |
| 81  | SEG23 | -900 | 1140  | 90 | 80 |

©1999~2015 16x40 Dot Matrix LCD Controller/Driver

### I/O Pad Configuration





16x40 Dot Matrix LCD Controller/Driver

#### **TRAY INFORMATION**



# **A**PPENDIX

Correspondence between Character Codes and Character Patterns (ROM Code: 0A)

No. 7066-01

|                                    |      | O i i a i a | icter ( | Joues | unu  | Cilaia | acter r | allei | (    | O O  | ouc. ( |      |      | •    | 10. 70 | 00-01 |
|------------------------------------|------|-------------|---------|-------|------|--------|---------|-------|------|------|--------|------|------|------|--------|-------|
| Upper<br>4 bits<br>Lower<br>4 bits | 0000 | 0001        | 0010    | 0011  | 0100 | 0101   | 0110    | 0111  | 1000 | 1001 | 1010   | 1011 | 1100 | 1101 | 1110   | 1111  |
| 0000                               |      |             |         |       |      |        |         |       |      |      |        |      |      |      |        |       |
| 0001                               |      |             |         |       |      |        |         |       |      |      |        |      |      |      |        |       |
| 0010                               |      |             |         |       |      |        |         |       |      |      |        |      |      |      |        |       |
| 0011                               |      |             |         |       |      |        |         |       |      |      |        |      |      |      |        |       |
| 0100                               |      |             |         |       |      |        |         |       |      |      |        |      | H    |      |        |       |
| 0101                               |      |             |         |       |      |        |         |       |      |      |        |      |      |      |        |       |
| 0110                               |      |             |         |       |      |        |         |       |      |      |        |      |      |      |        |       |
| 0111                               |      |             |         |       |      |        |         |       |      |      |        |      |      |      |        |       |
| 1000                               |      |             |         |       |      |        |         |       |      |      |        |      |      |      |        |       |
| 1001                               |      |             |         |       |      |        |         |       |      |      |        |      |      |      |        |       |
| 1010                               |      |             |         |       |      |        |         |       |      |      |        |      |      |      |        |       |
| 1011                               |      |             |         |       |      |        | k       |       |      |      |        |      |      |      |        |       |
| 1100                               |      |             |         |       |      |        |         |       |      |      |        |      |      |      |        |       |
| 1101                               |      |             |         |       |      |        |         |       |      |      |        |      |      |      |        |       |
| 1110                               |      |             |         |       |      |        |         |       |      |      |        |      |      |      |        |       |
| 1111                               |      |             |         |       |      |        |         |       |      |      |        |      |      |      |        |       |





|                                    |      |      |      |      |      |      |      |      |      |      |      |      |      | 0    | No. 70 | 66-05 |
|------------------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|--------|-------|
| Upper<br>4 bits<br>Lower<br>4 bits | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110   | 1111  |
| 0000                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 0001                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 0010                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 0011                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 0100                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 0101                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 0110                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 0111                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 1000                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 1001                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 1010                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 1011                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 1100                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 1101                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 1110                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 1111                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |



|                                    |      |      |      |      |      |      |      |      |      |      |      |      |      |      | No. 70 | 66-06 |
|------------------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|--------|-------|
| Upper<br>4 bits<br>Lower<br>4 bits | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110   | 1111  |
| 0000                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 0001                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 0010                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 0011                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 0100                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 0101                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 0110                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 0111                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 1000                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 1001                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 1010                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 1011                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 1100                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 1101                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 1110                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |
| 1111                               |      |      |      |      |      |      |      |      |      |      |      |      |      |      |        |       |

16x40 Dot Matrix LCD Controller/Driver

# **REVISION HISTORY**

| Revision | Contents                                                                                                                                                  | Date          |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 0.6      | First Release                                                                                                                                             | Nov. 26, 2013 |
| 0.8      | (Same as Revision 0.6)                                                                                                                                    | Mar. 7, 2014  |
| 0.81     | A typo is corrected.                                                                                                                                      | Sep. 16, 2014 |
| 1.0      | A remark is added to the Feature Highlights section.                                                                                                      | May 28, 2015  |
| 1.1      | 2 more character sets are provided. (Section "Appendix") 2 part numbers are added: UCi7066cBXA-N0-03, UCi7066cBXA-N0-06. (Section "Ordering Information") | Sep. 7, 2015  |

Ultirachil?

