# Excercise 6 Universal Asyncronous receiver and transmitter (UART1)

- 1. Write a program, that will allow communication between the ŠARM development board and the PC
- 2. The program must receive the characters from the PC and display them on the LCD.
- 3. Receiving the character ESC (escape, ASCII 27) toggles the output between ŠARM LCD and the PC terminal program



When receiving the ESC character, ŠARM must toggle the output between LCD and the PC)

**UART1** (see uart.c, uart.h)

All the macros and bit masks used are defined in uart.h file

### **UART1** initialization:

uart1\_init(baud\_rate,word\_length, stop\_bit, parity, parity\_type, handshake, interrupts);

### **Function arguments:**

- int baud\_rate : baud rate (bit/sec), 9600,14400,...
- int word\_length: macro word\_length\_5\_bit, word\_length\_6\_bit, word\_length\_7\_bit or word\_length\_8\_bit
- int stop\_bit : number of stop bits [macro one\_stop\_bit or two\_stop\_bits]
- int parity : parity checking [macro disable\_parity or enable\_parity]
- int parity\_type : parity checking type [macro odd\_parity, even\_parity, llways\_one\_parity]
   or allways\_zero\_parity]
- int handshake : enable hardware flow control
  - 0 => only pins P0.8 (txd) in P0.9 (rxd) are used
  - 1 => use additional pins: P0.10 (rts), P0.11 (cts), P0.12 (dsr), P0.13 (dtr), P0.14 (dcd) in P0.15 (ri)
- int interrupts : enable interrupts [bitwise OR with 0 in flags rx\_data\_available, thre\_ier, rx\_line\_status and modem\_status]

# UART1 (uart.c, uart.h)

# **Registers:**

| Name     | Description                  | Bit functions and addresses |              |                 |                          |                                                       |                                          |                             |                                             | Access | Reset       | Address                 |
|----------|------------------------------|-----------------------------|--------------|-----------------|--------------------------|-------------------------------------------------------|------------------------------------------|-----------------------------|---------------------------------------------|--------|-------------|-------------------------|
|          |                              | MSB                         |              |                 |                          |                                                       |                                          |                             | LSB                                         | 1      | value[1]    |                         |
|          |                              | BIT7                        | BIT6         | BIT5            | BIT4                     | BIT3                                                  | BIT2                                     | BIT1                        | BIT0                                        |        |             |                         |
| U1RBR    | Receiver Buffer<br>Register  | 8-bit Read Data             |              |                 |                          |                                                       |                                          |                             |                                             | RO     | NA          | 0xE001 0000<br>(DLAB=0) |
| U1THR    | Transmit Holding<br>Register | 8-bit Write Data            |              |                 |                          |                                                       |                                          |                             |                                             | WO     | NA          | 0xE001 0000<br>(DLAB=0) |
| U1DLL    | Divisor Latch LSB            | 8-bit Data                  |              |                 |                          |                                                       |                                          |                             |                                             | R/W    | 0x01        | 0xE001 0000<br>(DLAB=1) |
| U1DLM    | Divisor Latch MSB            | 8-bit Data                  |              |                 |                          |                                                       |                                          |                             |                                             | R/W    | 0x00        | 0xE001 0004<br>(DLAB=1) |
| U1IER    | Interrupt Enable<br>Register | Reserved                    | Reserved     | Reserved        | Reserved                 | Enable<br>Modem<br>Status<br>interrupt <sup>[2]</sup> | Enable<br>RX Line<br>Status<br>Interrupt | Enable<br>THRE<br>Interrupt | Enable<br>RX Data<br>Available<br>Interrupt | R/W    | 0x00        | 0xE001 0004<br>(DLAB=0) |
| U1IIR    | Interrupt ID<br>Register     | FIFOs E                     | Enabled      | Reserved        | Reserved                 | IIR3                                                  | IIR2                                     | IIR1                        | IIR0                                        | RO     | 0x01        | 0xE001 0008             |
| U1FCR    | FIFO Control<br>Register     | RX Trigger                  |              | Reserved        | Reserved                 | Reserved                                              | TX FIFO<br>Reset                         | RX FIFO<br>Reset            | FIFO<br>Enable                              | WO     | 0x00        | 0xE001 0008             |
| U1LCR    | Line Control<br>Register     | DLAB                        | Set<br>Break | Stick<br>Parity | Even<br>Parity<br>Select | Parity<br>Enable                                      | Number<br>of Stop<br>Bits                | Word Length Select          |                                             | R/W    | 0x00        | 0xE001 000C             |
| U1MCR[2] | Modem Control<br>Register    | Reserved                    | Reserved     | Reserved        | Loop<br>Back             | Reserved                                              | Reserved                                 | RTS                         | DTR                                         | R/W    | 0x00        | 0xE001 0010             |
| U1LSR    | Line Status<br>Register      | RX FIFO<br>Error            | TEMT         | THRE            | BI                       | FE                                                    | PE                                       | OE                          | DR                                          | RO     | 0x60        | 0xE001 0014             |
| U1MSR[2] | Modem Status<br>Register     | DCD                         | RI           | DSR             | CTS                      | Delta<br>DCD                                          | Trailing<br>Edge RI                      | Delta<br>DSR                | Delta<br>CTS                                | RO     | 0x00        | 0xE001 0018             |
| U1SCR    | Scratch Pad<br>Register      | 8-bit Data                  |              |                 |                          |                                                       |                                          |                             | R/W                                         | 0x00   | 0xE001 001C |                         |
| U1TER    | Transmit Enable<br>Register  | TXEN                        | Reserved     | Reserved        | Reserved                 | Reserved                                              | Reserved                                 | Reserved                    | Reserved                                    | R/W    | 0x80        | 0xE001 0030             |

### **Terminal program PUTTY: configuration**





# Implementation with a loop (polling):

- 1. start\_up():
  - 1. uart1\_init(...)
  - 2. Enable the transmitter: setting bit 7 (bit mask txen) in register U1TER

# 2. main():

- 1. Read the line status (reg. *U1LSR* ) => store it in a variable (e.g. *status*)
- 2. Cleard bit 0 (bit masks rdr) in status indicates that new data is available
- 3. Data is retrieved from register *U1RBR*
- 4. Cleared bit 7 (bit mask *rxfe*) in line *status* indicates that no errors occured during transmition => data is valid
- 5. If data is valid
  - 1. If the received character is ESC (ascii 27) => toggle the output
  - 2. Display the character on the LCD or
  - 3. send the character back to the PC (by writing it to the transmit holding register *U1THR*)

### Implementation with interrupts:

# start\_up():

- 1. Initialize the VIC: enable uart1 interrupts
- 2. When initializing uart1, enable rx\_data\_available interrupt. It is triggered when:
  - 1. new data is available
  - 2. when timeout occurs (data remained unread for too long)

### Interrupt service routine uart1\_ISR():

- 1. Read the status of the interrupt (reg. *U1IIR*) => store in variable (e.g. *status*)
- 2. Cleard bit 0 (bit mask interrupt\_pending ) in status => new interrupt is pending
- 3. The source of the interrupt is decoded from bits 3-1 (bit mask interrupt\_id ) in status
  - 1. 0x4 (macro rx\_data\_available\_id) => new data received
    - 1. read data from *U1RBR* (will also clear the uart interrupt reques flags)
    - 2. process the character (toggle output, or display on LCD/PC)
  - 2. 0xE (makro character\_time\_out\_id) => timeout occured
    - 1. Read the data from *U1RBR* (will also clear the interrupt request)
      - 1. Data is not valid so no other action is ŁŁrequired)
- 4. Reset VIC