# Emulation Implementation Notes

August 20, 2015

# Part I Source Code Layout

# $1.1 dps8\_sys$

This module handles the abstract "entire system." The bulk of the code is initialization and simh command processing hooks.

#### $1.1.1 dps8\_cable$

Hardware device cabling emulation

### 1.2 dps8\_cpu

The CPU emulator

#### 1.2.1 dsp8\_iefp

CPU Memory access

#### 1.2.2 dps8\_addrmods

CPU Address Modification

#### 1.2.3 dps8\_append

CPU Append Unit

#### 1.2.4 dps8\_bar

CPU BAR address computation

#### 1.2.5 dps8\_ins

CPU instructions

#### 1.2.6 dps8\_eis

CPU EIS instructions

#### 1.2.7 dps8\_math

CPU math support routines

#### 1.2.8 dps8\_opcodetable

CPU opcode table; drives address preparation and mode checking

#### 1.2.9 dps8\_faults

CPU fault handling code

#### 1.2.10 dps8\_decimal

CPU Decimal math support routines

# 1.3 dps8\_scu

The SCU emulator

# 1.4 dps8\_iom

The IOM emulator

#### 1.4.1 dps8\_console

Operator console device

#### 1.4.2 dps8\_disk

Disk device

#### $1.4.3 dps8_mt$

Tape device

#### 1.4.4 dps8\_fnp, fnp\_ipc

FNP device

#### $1.4.5 dps8_lp$

Printer device

#### 1.4.6 dps8\_crdrdr

Card reader device

# 1.5 dps8\_utils

Common utility routines

#### 1.5.1 shm

Host shared memory management

#### 1.6 Other

dps8\_utils Common support code dps8\_clk Unused simh clock hooks dps8\_loader Segment loader for unit tests dps8\_stddev Vestigial dps8\_fxe Faux Multics Execution module

# Part II CPU operation

#### $2.1 \quad \text{simh}$

When simh is running the CPU it calls sim\_instr(), which is the CPU emulator entry point.

sim\_instr() loops, executing emulated instructions until some emulation halting condition is met, or some simh component signals for a pause due to an external event.

### 2.2 CPU emulation organization

sim\_instr first establishes a setjmp context; this is used primarily by RCU mechanism to restart instruction processing after restoring a saved system state due to a fault or an interrupt.

The cpu emulation is written as a state machine. The longjmp parameter is used to setup the desired state; at initial entry, setjmp returns a zero, and the appropriate setup is done.

```
#define JMP\_ENTRY
                         0
    int val = setjmp(jmpMain);
    switch (val)
      {
        case JMP\_ENTRY:
        case JMP\_REENTRY:
            reason = 0;
            break;
        case JMP\_NEXT:
            goto nextInstruction;
        case JMP\_STOP:
            reason = STOP\_HALT;
            goto leave;
        case JMP\_SYNC\_FAULT\_RETURN:
            goto syncFaultReturn;
        case JMP\_REFETCH:
            cpu . wasXfer = false;
            setCpuCycle (FETCH\_cycle);
            break;
        case JMP\_RESTART:
            setCpuCycle (EXEC\_cycle);
            break;
        default:
          sim\printf ("longjmp value of %d unhandled\n", val);
          goto leave;
      }
```

The cpu emulation then enters a "do ... while (reason == 0)" loop, which cycles the CPU through its states.

The top of the loop checks the simh components for events that need to be handled (simh\_hooks()), polls various subsystems for service requests (emulator console commands to be processed, incoming FNP messages and operator console input).

```
reason = 0;
// Process deferred events and breakpoints
reason = simh\_hooks ();
if (reason)
  {
    //sim\_printf ("reason: %d\n", reason);
    break;
static uint queueSubsample = 0;
if (queueSubsample ++ > 10240) // ~ 100Hz
    queueSubsample = 0;
    scpProcessEvent ();
    fnpProcessEvent ();
    consoleProcess ();
 }
if (check\_attn\_key ())
  console\_attn (NULL);
```

It then checks for Timer Register runout, setting the group 7 fault flag if needed. (Group 7 faults are distinguished as not resulting from instruction execution, but external events; and has such are handled synchronously between instruction execution steps, rather then interrupting mid-instruction.

```
bool overrun;
UNUSED word27 rTR = getTR (& overrun);
if (overrun)
   {
    ackTR ();
    if (switches . tro\_enable)
        setG7fault (FAULT\_TRO, 0);
}
```

Next, it then checks for lockup (the operating system has not enabled interrupts for more then 32 ms.), and faults if needed.

```
lufCounter ++;
// Assume CPU clock ~ 1Mhz. lockup time is 32 ms
```

```
if (lufCounter > 32000)
   {
    lufCounter = 0;
    doFault (FAULT\_LUF, 0, "instruction cycle lockup");
}
```

Lastly, it checks the CPU state and branches to the appropriate code.

The states are:

FETCH\_cycle Fetch the next instruction

EXEC\_cycle Execute an instruction

INTERRUPT\_cycle Fetch an Interrupt instruction pair

INTERRUPT\_EXEC\_cycle Execute the even instruction of an interrupt pair

INTERRUPT\_EXEC2\_cycle Execute the odd instruction of an interrupt pair

 ${\bf FAULT\_cycle}$  Fetch an Fault instruction pair

FAULT\_EXEC\_cycle Execute the even instruction of a fault pair

FAULT\_EXEC2\_cycle Execute the odd instruction of a fault pair

The normal instruction flow is alternating FETCH and EXEC cycles.

#### 2.3 FETCH\_cycle

The fetch cycle first checks for pending interrupts and group 7 faults, according to complex eligibility rules (AL39, pg 327, "Interrupt Sampling.")

```
// The cpu . wasInhibited accumulates across the even and
// odd intruction. If the IC is even, reset it for
// the next pair.

if ((PPR . IC % 2) == 0)
   cpu . wasInhibited = false;
```

If a eligible interrupt is pending, the CPU state is switched to INTER-RUPT\_cycle.

```
if (cpu . interrupt\_flag)
  {
    setCpuCycle (INTERRUPT\_cycle);
    break;
}
```

Likewise, if a Group 7 faults is pending, cause a fault.

```
if (cpu . g7\_flag)
   {
     cpu . g7\_flag = false;
     doG7Fault ();
}
```

There is now code to process the XEC and XED instructions; the idea here is that the processing of the XEC and XED instructions loads the target instructions into the Control Unit IWB and IODD words, and that the fetch cycle is a no-op, as the instructions have already been fetched.

If not the XEC or XED the case, the instruction is fetched into the CU IWB word.

```
else
{
    processorCycle = INSTRUCTION\_FETCH;
    clr\_went\_appending ();
    fetchInstruction (PPR . IC);
}
```

Now that the instruction is in the IWB, switch to EXEC state.

```
setCpuCycle (EXEC\_cycle);
break;
```

## 2.4 EXEC\_cycle

The execute cycle starts right off with:

```
t_stat ret = executeInstruction ();
```

A return value of greater than 0 indicates that the CPU needs to halt:

```
if (ret > 0)
    {
      reason = ret;
      break;
    }
```

A return value of CONT\_TRA indicates that a transfer instruction was executed, which requires different handling. A transfer may be of interest to the handling of transfer into append or BAR modes, so the 'wasXfer' flag is set; and the code that increments the IC is skipped. The CPU state is set to EXEC\_cycle, and it all repeats.

```
if (ret == CONT_TRA)
   {
    cpu . wasXfer = true;
    setCpuCycle (FETCH_cycle);
    break; // don't bump PPR.IC, instruction already did it
   }
cpu . wasXfer = false;
```

Next, the IC is incremented to point to the next instruction; any EIS operands that the instruction had are also skipped over. The CPU state is set to FETCH\_cycle, and it all repeats.

```
PPR.IC ++;
if (ci->info->ndes > 0)
    PPR.IC += ci->info->ndes;

cpu . wasXfer = false;
setCpuCycle (FETCH_cycle);
break;
```

#### 2.5 Instruction execution: 'executeInstruction'

Instruction execution is managed by 'executeInstruction()'.

When 'executeInstruction' starts, the instruction has been loaded into the CU IWB (Control Unit Instruction Working Buffer).

First, the instruction is decoded, extracting the operation code, address field, tag field and the A and I bits into the 'currentInstruction' structure; and setting the 'info' member to point to the operation's entry in the opcode table.

```
decodeInstruction(cu . IWB, ci);
```

The 'info' member contains a wide variety of details about the instruction, including:

PREPARE\_CA Instruction will need the operand's computed address.

**READ\_OPERAND** Instruction will read the operand.

WRITE\_OPERAND Instruction will write the operand.

NO\_RPT Not allowed in a repeat instruction.

 $\mathbf{PRIV\_INS}$  Privileged instruction.

The number of EIS operands.

Allowed tag values.

The flags in the 'info' structure are used to check instruction restrictions, such as privilege and allowed modifiers; violation causes a fault.

```
if ((ci -> info -> flags & PRIV_INS) && ! is_priv_mode ())
    doFault (FAULT_IPR, ill_proc,
             "Attempted execution of privileged instruction.");
// No CI/SC/SCR allowed
if (ci->info->mods == NO_CSS)
{
    if (_nocss[ci->tag])
        doFault(FAULT_IPR, ill_mod, "Illegal CI/SC/SCR modification");
// No DU/DL/CI/SC/SCR allowed
else if (ci->info->mods == NO_DDCSS)
{
    if (_noddcss[ci->tag])
        doFault(FAULT_IPR, ill_mod, "Illegal DU/DL/CI/SC/SCR modification");
// No DL/CI/SC/SCR allowed
else if (ci->info->mods == NO_DLCSS)
    if (_nodlcss[ci->tag])
        doFault(FAULT_IPR, ill_mod, "Illegal DL/CI/SC/SCR modification");
// No DU/DL allowed
else if (ci->info->mods == NO_DUDL)
    if (_nodudl[ci->tag])
        doFault(FAULT_IPR, ill_mod, "Illegal DU/DL modification");
}
```

Next, an assortment of initializations occurs, setting various registers to the operand address field, and initializing the TPR register.

```
TPR.CA = address;
    iefpFinalAddress = TPR . CA;
    rY = TPR.CA;
    TPR.TRR = PPR.PRR;
    TPR.TSR = PPR.PSR;
   If the instruction has EIS operands, they are read into holding variables.
    if (info \rightarrow ndes > 0)
        for(int n = 0; n < info \rightarrow ndes; n += 1)
// XXX This is a bit of a hack; In general the code is good about
// setting up for bit29 or PR operations by setting up TPR, but
// assumes that the 'else' case can be ignored when it should set
// TPR to the canonical values. Here, in the case of a EIS instruction
// restart after page fault, the TPR is in an unknown state. Ultimately,
// this should not be an issue, as this folderol would be in the DU, and
// we would not be re-executing that code, but until then, set the TPR
// to the condition we know it should be in.
            TPR.TRR = PPR.PRR;
            TPR.TSR = PPR.PSR;
            Read (PPR . IC + 1 + n, & ci \rightarrow e . op [n], EIS_OPERAND_READ, 0);
        // This must not happen on instruction restart
        if (! (cu . IR & I_MIIF))
          {
            du . CHTALLY = 0;
            du \cdot Z = 1;
          }
      }
```

If the instruction expects the address field to be converted to the Computed Address, do that.

```
if (ci->info->flags & PREPARE_CA)
  {
    doComputedAddressFormation ();
    iefpFinalAddress = TPR . CA;
}
```

Otherwise if the instruction wants the operand value, do that. 'readOperands' will handle single, double, eight and sixteen word operands. The value is held in 'CY', 'Ypair', 'Yblock8' or 'Yblock16' holding registers, as appropriate. Read operands handles all aspects of indirection and address appending.

```
else if (READOP (ci))
{
   doComputedAddressFormation ();
   iefpFinalAddress = TPR . CA;
   readOperands ();
}
```

Now that the operands have sorted, the instruction is executed.

```
t_stat ret = doInstruction ();
```

If an transfer instruction has the A bit set, and accesses the Append Unit during the Computed Address formation, the processor is switch to Append mode.

```
if (info->ndes == 0 && a && (info->flags & TRANSFER_INS))
{
    if (get_addr_mode () == BAR_mode)
        set_addr_mode(APPEND_BAR_mode);
    else
        set_addr_mode(APPEND_mode);
}

Finally, it the instruction writes the operand, do that.

if (WRITEOP (ci))
    {
        if (! READOP (ci))
        {
            doComputedAddressFormation ();
            iefpFinalAddress = TPR . CA;
        }
        writeOperands ();
```

#### 2.6 Instruction execution: 'doInstruction'

First, initialize the EIS state registers.

```
if (i->info->ndes > 0)
{
    i->e.ins = i;
    i->e.addr[0].e = &i->e;
    i->e.addr[1].e = &i->e;
    i->e.addr[2].e = &i->e;
    i->e.addr[0].mat = OperandRead;  // no ARs involved yet
```

```
i->e.addr[1].mat = OperandRead;  // no ARs involved yet
i->e.addr[2].mat = OperandRead;  // no ARs involved yet
}
```

And switch based on the opcode extension bit; 'Basic' and 'EIS' are misleading here; the opcode extension bit has a minimal correlation to the EIS instruction opcode layout, but by separating the two cases, the code becomes a bit more readable, Both routines have the same preamble:

```
DCDstruct * i = & currentInstruction;
uint opcode = i->opcode; // get opcode
switch (opcode)
{
    ....
}
```

We will look at a few of the instructions so as to understand the general function of 'doInstruction.'

#### 2.6.1 LCA Load Complement A

'readOperands()' has already retrieved the operand value, and left it in CY. The utility routine 'compl36' complements the value and sets the IR flags, and the assignment operation places the complemented value in the A register.

```
case 0335: // lca
  rA = compl36 (CY, & cu . IR);
  break;
```

#### 2.6.2 LREG Load Registers

LREG loads the A, Q, E, and index registers from a Y-block8. Again, 'read-Operands()' has loaded the values into Yblock8.

#### 2.6.3 STA Store A

Since 'writeOperands()' will do the actual writing, all STA needs to do is copy A to CY.

```
case 0755: // sta
  CY = rA;
  break;
```

#### 2.6.4 STXn Store Index Register n

For many opcodes, the low bits of the opcode contains indexing information.

```
case 0740: ///< stx0
case 0741: ///< stx1
case 0742: ///< stx2
case 0743: ///< stx3
case 0744: ///< stx4
case 0745: ///< stx5
case 0746: ///< stx6
case 0747: ///< stx7
{
    uint32 n = opcode & 07; // get n
    SETHI(CY, rX[n]);
}
break;</pre>
```

#### 2.6.5 TRA Transfer

For the TRA instruction, the computed address is placed in the PPR, and the function return value is used to signal that a transfer is to occur.

```
case 0710: ///< tra
  PPR.IC = TPR.CA;
  PPR.PSR = TPR.TSR;
  return CONT_TRA;</pre>
```