



Technical support: +49 (0)7223 / 9493-0

# Preliminary version

**Technical documentation** 

**ADDICOUNT APCI-/CPCI-1710** 

**Synchronous Serial Interface** 

| 1                       | INTRODUCTION                                                                                   | 1        |
|-------------------------|------------------------------------------------------------------------------------------------|----------|
| 1.1                     | Technical documentation                                                                        | 1        |
| 1.2                     | Function description                                                                           |          |
| 2                       | SYNCHRONOUS SERIAL INTERFACE (SSI)                                                             | 1        |
| 2.1                     | Function description                                                                           | 1        |
| 2.1.1<br>2.1.2          | Block diagram of the SSI encoder                                                               | 1        |
| 2.2                     | Signals used                                                                                   | 3        |
| 2.3                     | Connector pin assignment                                                                       | 4        |
| 2.4                     | Connections examples                                                                           | 5        |
| 2.5                     | I/O mapping of the Synchronous Serial Interface                                                |          |
| <b>2.6</b><br>2.6.1     | Pescription of the I/O functions  Function description  General description                    | 7<br>7   |
| 2.6.2<br>2.6.3          | Transmission protocol  Maximum data rates  FRQ register (Base + 0)  COUNTS register (Base + 4) | 8<br>9   |
| 2.6.4                   | Transmission example of a 18-bit shift encoder                                                 | 10       |
| 2.6.5<br>2.6.6<br>2.6.7 | START register (Base +8)<br>STATUS register (Base + 0)                                         | 12<br>12 |
| 2.6.7<br>2.6.8<br>2.6.9 | SHIFT registerOUTPUT registerIDENTITY register (Base + 60)                                     | 12       |
| 2.7                     | Operating with a Synchronous Serial Interface                                                  | 13       |
| 3                       | DEVICE DRIVER                                                                                  | 14       |
| 3.1                     | Introduction                                                                                   | 14       |
| 3.2                     | SSI initialisation                                                                             |          |
| 3.3                     | Read SSI  1) i_APCI1710_Read1SSIValue ()                                                       | 18       |
| 3.4                     | Digital SSI inputs                                                                             | 22       |
| 3.5                     | Digital SSI outputs                                                                            |          |
|                         | 2) i_APC11710_SetSSIDigitalOutputOff ()                                                        | 28       |

| 3.6   | Kernel functions                                                              | 30 |
|-------|-------------------------------------------------------------------------------|----|
|       | 1) i APCI1710 KRNL ReadSSI1DigitalInput ()                                    | 30 |
|       | 2) i APCI1710 KRNL ReadSSIAIIDigitalInput ()                                  | 32 |
|       | 3) i_APCI1710_KRNL_SetSSIDigitalOutputOn ()                                   | 34 |
|       | 4) i_APCI1710_KRNL_SetSSIDigitalOutputOff ()                                  | 36 |
| 4     | SOFTWARE EXAMPLES                                                             | 38 |
| 4.1   | Initialisation                                                                | 38 |
| 4.1.1 | Initialisation of one APCI-/CPCI-1710 board                                   |    |
|       | a) Flow chart                                                                 |    |
|       | b) Example in C                                                               |    |
| 4.1.2 | Initialisation of several APCI-/CPCI-1710 boards                              | 40 |
|       | a) Flow chart                                                                 |    |
|       | b) Example in C                                                               | 41 |
| 4.2   | SSI initialisation                                                            | 42 |
| 4.2.1 | Initialisation, 25-bit profile, 12-bit position length and 12-bit turn length |    |
|       | a) Flowchart                                                                  |    |
|       | b) Example in C                                                               |    |
| 4.3   | Reading SSI                                                                   | 44 |
| 4.3.1 | Reading one SSI counter                                                       |    |
|       | a) Flow chart                                                                 | 44 |
|       | b) Example in C                                                               |    |
| 4.3.2 | Reading all SSI counters                                                      |    |
|       | a) Flow chart                                                                 |    |
|       | b) Example in C                                                               | 47 |
| 4.4   | SSI digital input channels                                                    |    |
| 4.4.1 | Reading one digital input channel                                             |    |
|       | a) Flow chart                                                                 | 48 |
|       | b) Example in C                                                               | 49 |
| 4.4.2 | Reading all digital input channels                                            |    |
|       | a) Flow chart                                                                 |    |
|       | b) Example in C                                                               | 51 |
| 4.5   | SSI digital output channel                                                    | 52 |
| 4.5.1 | Setting the digital output channel                                            |    |
|       | a) Flow chart                                                                 | 52 |
|       | b) Example in C                                                               | 53 |

# **Tables**

| Table 2-1: Signals used                                        |    |
|----------------------------------------------------------------|----|
| Table 2-2: I/O mapping of the Synchronous Serial Interface     |    |
| Table 2-3: Transmission for a 18-bit shift encoder             | 11 |
| Table 2-4: Status register                                     | 12 |
| Table 3-1: Define value                                        | 14 |
|                                                                |    |
|                                                                |    |
| Figures                                                        |    |
| - · · · · · · · · · · · · · · · · · · ·                        |    |
| IFig. 2-1: Block diagram of the SSI encoder                    | 3  |
| Fig. 2-2: Pin assignment of the 50-pin SUB-D male connector X1 |    |
| Fig. 2-3: Connection to a shift encoder TWK CRE 58             | 5  |
| Fig. 2-4: Switching principle of the input channels            | 5  |
| Fig. 2-5: Switching principle of the output channels           | 6  |
| Fig. 2-6: Maximum data rate                                    | 8  |
| Fig. 2-7: Delay times                                          | 9  |
| Fig. 3-1: SSI profile                                          |    |

# 1 INTRODUCTION

### 1.1 Technical documentation

This handbook refers to the **APCI-1710** and **CPCI-1710 SSI** boards. Make sure that you have received the following items:

- the handbook ADDICOUNT APCI-/CPCI-1710: Function-programmable counter board for the PCI bus, which contains general information on the operation of the board
- the yellow leaflet "Safety precautions"

### Please note:

The APCI-1710 board is compatible to the CPCI-1710 board as far as the installation of the software is concerned. The ADDIREG and SET1710 programs make no difference between PCI and CompactPCI boards.

# 1.2 Function description

Apart from a global description of the functions this handbook contains:

- the pin assignment of the front connector
- a list of the signals used
- the I/O mapping
- connection examples
- a chapter on the API software functions of the supplied device driver

# 2 SYNCHRONOUS SERIAL INTERFACE (SSI)

# 2.1 Function description

The SSI function is an interface for absolute angle encoders (displacement measurement systems).

It allows the transmission of an absolute position information through a serial data transfer.

It stands out for applications in which high precision and reliability are necessary in a rough industrial environment.

### Advantages in comparison with the parallel interface:

- cable length requirement is higly reduced
- The requirement of cabling and interface technology does not depend on the data word length
- The shielding capacity against interferences is reached through synchronous and symmetric clock and data signals via a cable equipped with twisted pair lines
- The optical isolation is entirely completed by optical couplers to avoid any earth cicuit.

### **Properties:**

Connection of 1 to 3 encoders with SSI:

- The clock is common to all of the 3 encoders.
- The clock frequency is controlled through software to adapt the transfer of the control length.
- The number of data bits is programmable per software, which allows flexibility of the resolution.
- GRAY or BINARY conversions are possible
- 3 digital input and 1 digital output channels are available. These channels do no affect the SSI functions; they can bu used for an additional function.

# 2.1.1 Block diagram of the SSI encoder

The interface module contains:

- 3 independant 32-bit shift registers which are readable via the data bus
- clock and pulse generator
- function and control logic



Fig. 2-1: Block diagram of the SSI encoder

# 2.1.2 Applications

- Acquisition of displacement measuring systems
- X, Y, Z control
- Tolerance measurement

# 2.2 Signals used

The function "SSI" occupies **6 input and 2 ouput channels** of the function module on the board APCI-1710.

Table 2-1: Signals used

| SIGNALS  | ON<br>CONNECTOR | POLARITY                 | FUNCTION                                  |
|----------|-----------------|--------------------------|-------------------------------------------|
| CLOCK_x  | Ax +/ -         | Diff.                    | Clock output signal for the SSI encoders. |
| DATA1_x  | B <b>x</b> +/ - | Diff. / OPT.24Vdiff.     | DATA input for the first encoder          |
| DATA2_x  | Cx + / -        | Diff. / OPT.<br>24Vdiff. | DATA input for the second encoder         |
| DATA3_x  | Dx + / -        | Diff. / OPT.24Vdiff.     | DATA input for the third encoder          |
| Input1_x | E <b>x</b> +/-  | 24V / OPT. 5V            | Digital input channel                     |
| Input2_x | F <b>x</b> +/-  | 24V / OPT. 5V            | Digital input channel                     |
| Input3_x | Gx +/-          | 24V / OPT. 5V            | Digital input channel                     |
| Ouptut_x | H <b>x</b> +/-  | 24V / OPT. 5V TTL        | Digital output channel                    |

x : Number of the function module

# 2.3 Connector pin assignment

PIN PIN PIN + UREF **FUNCTION MODULE 0** 34 FUNCTION MODULE 34 1 **EXTGND** 18 Output A3 + 2 3 35 2 35 Η1 A1 +19 A3 -3 H2 36 36 A1-20 B3 + 4 37 37 Н3 B1 + 21 В3 -38 5 38 5 H4 B1 -22 C3 + 6 39 39 6 Εl C1 +Input 1 23 C3 -E2 40 7 40 C1 -24 D3 + 8 8 41 E3 41 D1+ 25 D3 -42 9 9 42 E4 D1 -FUNCTION MODULE 4 26 A4 +43 10 43 F1 10 A2 + **FUNCTION MODULE** Input 2 27 A4 -F2 44 44 11 A2 -11 28 B4 + F3 45 45 12 B2 + 12 29 B4 -F4 46 46 13 13 B2 -30 C4 + 47 G1 47 14 14 C2 +31 Input 3 C4 -G2 48 15 48 15 C2 -32 D4 + 49 49 G3 16 D2 + 16 33 D4 -50 G4 17 50 • 33 • 17 D2 -

Fig. 2-2: Pin assignment of the 50-pin SUB-D male connector X1

# 2.4 Connections examples

The shift encoder CRE 58 by TWK is connected to the function module 1 of the APCI-/CPCI-1710 and CPCI-1710. First interface.

SSI encoder + Vs **APCI-1710** 7 RS 422 Optical driver couplers 4 Clock + 2 CLOCK Clock -5 3 Optical 4 2 couplers Data + DATA1 5 3 Data-1 0 V ext. 1 Cable

Fig. 2-3: Connection to a shift encoder TWK CRE 58

Fig. 2-4: Switching principle of the input channels





Fig. 2-5: Switching principle of the output channels

# 2.5 I/O mapping of the Synchronous Serial Interface

Table 2-2: I/O mapping of the Synchronous Serial Interface

|            | IORD     |             |            |            |  |
|------------|----------|-------------|------------|------------|--|
|            | D31D24   | D23D16      | D15D8      | D7D0       |  |
| BYTES      | HIGHBYTE | MIDHIGHBYTE | MIDLOWBYTE | LOWBYTE    |  |
| BASEx + 0  | -        | -           | -          | STAUTS-REG |  |
| BASEx + 4  | SHIFT1.3 | SHIFT1.2    | SHIFT1.1   | SHIFT1.0   |  |
| BASEx + 8  | SHIFT2.3 | SHIFT2.2    | SHIFT2.1   | SHIFT2.0   |  |
| BASEx + 12 | SHIFT3.3 | SHIFT3.2    | SHIFT3.1   | SHIFT3.0   |  |
| BASEx + 16 | -        | -           | -          | -          |  |
|            | -        | -           | -          | -          |  |
| BASEx + 60 | FUNKNBR2 | FUNKNBR1    | REVBYTE2   | REVBYTE1   |  |

<sup>- :</sup> no function; y : no significant data, x : number of the function module

The SSI occupies 5 DWORDS in the I/O range of the function module **x**. The accesses are always read or written in 32-bit.

# 2.6 Description of the I/O functions

### 2.6.1 Function description

### **General description**

The parallel and absolute information of the shift encoder are converted into serial information by an internal parallel-serial converter (Shift register).

They are then transmitted to the input channel in synchronisation with the clock emitted by the APCI-1710.

The synchronous transmission of the data word is introduced and controlled by a clock signal.

The length (i.e the variable) of the clock sequence is determined through an internal 8-bit register (COUNT-REG) in the APCI-/CPCI-1710so that the length of the data word to be transmitted can be changed from 0 to 32-bit.

For example, a shift encoder with a SSI 25-bit interface profile uses 26 clock signals to be read.

The clock frequency determines the velocity of the data transmission. This frequency is determined through an internal 16-bit-register.

### **Transmission protocol**

The logic levels refer to the TAKT+ (Clock) or DATA+ signals. In functionning or rest state the TAKT- (Clock) line and the data line (Clock+, DAT+) are Log1. The input channel transmits the data transfer via a conversion of the clock signal from Log1 to Log0.

A retriggerable monoflop is set in the shift encoder through this change.

The output of this monoflop converts a paralllel shift register into a serial one and the parallel data which are present in gray-code are saved.

By the next change of the clock from Log0 to Log1, the most significant bit of the shift information is set on the data output channel of the shift encoder.

Any other rising edge drives the following bit to the output channel until the least significant bit. The clock of the monoflop is simultaneously retriggered with any falling edge.

The monoflop period (e.g.  $20~\mu s$ ) determines the period between 2 transfers and the minimum clock frequency.

### Maximum data rates

### **Conditions:**

The maximum data rate (clock frequency) is determined by the RS485 norm for the used drivers, receivers and transmission protocol.

The maximum clock frequency amounts half the values of the norm for the baud rate: i.e. 5 MHz



Fig. 2-6: Maximum data rate

### **Transfer line:**

The principal line of the SSI transfer consists in a shift encoder, a transmission cable and clock sequence and input channel. Each unit naturally transmits the signals with a delay time (running period). As a consequence the data present on the receiver is transmitted synchronously to the clock of the clock sequence yet with a delay amounting to the running period.

This delay time varies according to the length of the transmission line. The clock rate is hence to be adapted to the line.

### **Delay times:**

The total delay can be calculated as follows:

$$Tgv = Te + 2 \times Tc + Tr$$

Tgv: Total delay time =

Te: Delay time due to the electronics of the shift encoder, max. 150 ns

Tc: Cable delay: depends on the length of the cable. By using a cable of Type

LIYCY-OB with 0.25 mm<sup>2</sup> cross section the specific running period amounts approx.

to 6.5 ns/m.

Tr: Delay time of the receiver, max. 150 ns

### **Example:**

For a cable length of 200 m the delay time amounts to:

Tdt (ns) =  $300 + (2 \times 6.5 \times 200) = 2900 \text{ ns}$ 

The only selectable clock frequency is 300 kHz for a cable length of 200 m.



Fig. 2-7: Delay times

# 2.6.2 FRQ register (Base + 0)

On the base address +0 the 16-bit register determines the clock frequency.

This register can only be written.

Input frequency = PCI bus frequency (between 0 and 33 MHz. You will find the frequency in the manual of your PC).

If the register contains the value 0, the frequency is divided by 2.

If the register contains the value 50, the frequency is divided by 100.

These frequency values can be from 2 to 13070 in steps of 2. Frequency values can be from 2 to 13070 in steps of 2. Yet the frequency should not be higher than 1 MHz.

### 2.6.3 COUNTS register (Base + 4)

On the base address +4 the 8-bit register determines the number of bits for the SSI. This register can only be written.

Standard SSI 25-bit use 26 clock signals If the register contains the value n = 25, 26 clock signals are generated; If the register contains the value n = 32, 33 clock signals are generated.

### Transmission example of a 18-bit shift encoder

Encoder with 1024 steps / turn (10-bit in monotour) and 256 turns (8-bit in multitour).

The transmission protocol is delivered in the standard execution for a 25-bit data word. 12 bits are for the number of turns, 13 for the resolution (step/turn). As the transmission always begins with the multitour bit 12 and the multitour is determined for 8-bit in this example, 4 spaces are transmitted first with Lo0, then 8 bits of the multitour.

The bits of the monotour (S10 to S1) are following. The empty 3 bit are also transmitted with Log0.

Table 2-3: Transmission for a 18-bit shift encoder

| Number<br>of turns  | 2  | 4  | 00 | 16   | 32 | 64  | 128      | 256 | 512      | 1024 | 2048 | 4096     |      |
|---------------------|----|----|----|------|----|-----|----------|-----|----------|------|------|----------|------|
| Bit/turn            | -  | 12 | ω. | 4    | S. | 6   | 7        | 90  | 9        | 10   | Ξ    | 12       |      |
|                     | 0  | 0  | 0  | 0    | 0  | 0   | 0        | 0   | 0        | 0    | 0    | M12      | 1    |
|                     | 0  | 0  | 0  | 0    | 0  | 0   | 0        | •   | 0        | 0    | MII  | M11      | 2    |
|                     | 0  | 0  | 0  | 0    | 0  | 0   | 0        | 0   | 0        | M10  | MIO  | MIO      | Lis. |
|                     | 0  | 0  | 0  | 0    | 0  | 0   | 0        | 0   | М9       | M9   | M9   | M9       | 4    |
|                     | 0  | 0  | 0  | 0    | 0  | 0   | 0        | 8W  | M8       | M8   | M8   | M8       | 5    |
| Multitour bit       | 0  | 0  | 0  | 0    | 0  | 0   | M7       | M7  | M7       | M7   | M7   | M7       | 0    |
| our bi <del>i</del> | 0  | 0  | 0  | 0    | 0  | M6  | M6       | M6  | M6       | M6   | M6   | M6       | 7    |
|                     | 0  | 0  | 0  | 0    | MS | MS  | MS       | MS  | M3       | MS   | MS   | MS       | 99   |
|                     | 0  | 0  | 0  | M4   | M4 | M4  | <u>M</u> | M4  | <u>X</u> | M4   | M4   | <u>₹</u> | 9    |
|                     | 0  | 0  | MS | MS   | MG | M3  | M3       | МЗ  | K        | M3   | M3   | 3        | 10   |
|                     | 0  | M2 | M2 | M2   | M2 | M2  | M2       | M2  | M2       | M2   | M2   | M2       | =    |
|                     | M  | MI | MI | M1   | ĭ  | M   | M        | MI  | Ĭ.       | М1   | M1   | X.       | 12   |
|                     | 83 | S  | 2  | SS . | 8  | S7  | SS       | S9  | S10      | S11  | S12  | S13      | 13   |
| -                   | SI | 83 | S  | 22   | S  | 8   | S7       | 82  | S        | S10  | SII  | S12      | 14   |
|                     | 0  | SI | 23 | S    | 22 | SS  | S6       | S7  | SS.      | S9   | S10  | 118      | 15   |
|                     | 0  | 0  | SI | S2   | S  | 22  | SS       | S6  | S7       | SS   | S9   | S10      | 16   |
|                     | 0  | 0  | 0  | SI   | S2 | 83  | 22       | 88  | 8        | S7   | 82   | SS .     | 17   |
| lonot               | 0  | 0  | 0  | 0    | 22 | 83  | S        | 22  | S        | 9S   | S7   | SS       | ₩    |
| Monotour bit        | 0  | 0  | 0  | 0    | 0  | SI  | S2       | 83  | 24       | SS   | S6   | S7       | 19   |
| -                   | 0  | 0  | 0  | 0    | 0  | 0   | S        | 83  | 83       | 22   | S    | 86       | 20   |
|                     | 0  | 0  | 0  | 0    | 0  | 0   | 0        | S   | S        | S    | 22   | SS       | 22   |
|                     | 0  | 0  | 0  | ö    | 0  | 0   | 0        | 0   | SI       | 83   | S    | 22       | ß    |
|                     | 0  | 0  | 0  | 0    | 0  | 0   | 0        | 0   | 0        | SI   | S2   | S        | 23   |
|                     | 0  | 0  | 0  | 0    | 0  | 0   | 0        | 0   | •        | o    | S    | S2       | 24   |
|                     | 0  | 0  | 0  | 0    | 0  | 0   | 0        | 0   | 0        | 0    | 0    | SI       | 25   |
| Steps/turn          | 4  | 90 | 16 | 32   | 2  | 128 | 256      | 512 | 1024     | 2048 | 4096 | 8192     |      |
| Bit/turn            | 2  | w  | 4  | s.   | 6  | 7   | 00       | 9   | 10       | =    | 12   | 13       |      |

# 2.6.4 CONTROL register (Base + 12)

On the base address +12 a 8-bit register allows to convert from GRAY code into BINARY code.

This register can only be written.

The release occurs through a bit for each SSI module. If the 3 bits are set to "0" after reset no data conversion is completed.

If one of the three bits is set to "1", in the corresponding SSI module the GRAY code is converted to the BINARY code.

### 2.6.5 START register (Base +8)

By writing on the base address +8 a cycle begins. The data are serially transmitted.

### 2.6.6 STATUS register (Base + 0)

The information about the current serial data transfer is read on the base address +0. The state of the digital input channels is accessed by a read command.

Table 2-4: Status register

| BIT D0 | 0 | Tranfer is over; data is ready in the SHIFT-REGISTER |  |  |  |
|--------|---|------------------------------------------------------|--|--|--|
|        | 1 | Transfer                                             |  |  |  |
| BIT D1 | 0 | SSI data input is on low level                       |  |  |  |
|        | 1 | SSI data input is on high level                      |  |  |  |
| BIT D2 | 0 | SSI data input is on low level                       |  |  |  |
|        | 1 | SSI data input is on high level                      |  |  |  |
| BIT D3 | 0 | SSI data input is on low level                       |  |  |  |
|        | 1 | SSI data input is on high level                      |  |  |  |
| BIT D4 | 0 | Input1 is on high level                              |  |  |  |
|        | 1 | Input1 is on low level                               |  |  |  |
| BIT D5 | 0 | Input2 is on high level                              |  |  |  |
|        | 1 | Input2 is on low level                               |  |  |  |
| BIT D6 | 0 | Input3 is on high level                              |  |  |  |
|        | 1 | Input3 is on low level                               |  |  |  |

# 2.6.7 SHIFT register

3 x 32-bit registers are available to save the data of the SSI.

The reading operation occurs in 32-bit.

The data from the 32-bit registers is then filtered (See table 2-1).

# 2.6.8 OUTPUT register

When the bit D0 is set, the output channel is set.

When the bit D0 is reset (State after reset), the output channel is disabled.

### 2.6.9 IDENTITY register (Base + 60)

On the base address +60 a reading operation indicates the function as well as the revision of the function in ASCI format.

BASE + 60 "S" "I" "1" "0"

Means: Synchronous Serial Interface Rev 1.0

# 2.7 Operating with a Synchronous Serial Interface

The transfer profile of the SSI encoder determines the number of necessary pulses for the transfer of the position information

For example: 25-bit profile uses 26 clocks  $\rightarrow$  in the COUNTS register 25 clock signals are to be written.

Clock frequency:

- the minimum frequency is determined by the monoflop time. For approx.  $20~\mu S$  the minimum frequency is 50~kHz
- the maximum frequency is determined by the length of the cable used. The divider factor is written in the FRQ register.
- 1. The new values of the SSI encoder are demanded through a dummy writing on the START register.
- 2. The end of the transmission is demanded through the DONE bit in the STATUS register (Polling).
- 3. read the values in the SHIFT register.

# 3 DEVICE DRIVER

# 3.1 Introduction

IMPORTANT! Please note the f

Please note the following comventions in the text:

Function: "i\_APCI1710\_SetBoardInformation"

Variable *ui Address* 

Table 3-1: Define value

| Define name          | Decimal value | Hexadecimal value |
|----------------------|---------------|-------------------|
| DLL_COMPILER_C       | 1             | 1                 |
| DLL_COMPILER_VB      | 2             | 2                 |
| DLL_COMPILER_PASCAL  | 3             | 3                 |
| DLL_LABVIEW          | 4             | 4                 |
| APCI1710_DISABLE     | 0             | 0                 |
| APCI1710_ENABLE      | 1             | 1                 |
| ACPI1710_30MHZ       | 30            | 1E                |
| APCI1710_33MHZ       | 33            | 21                |
| APCI1710_BINARY_MODE | 1             | 1                 |
| APCI1710_GRAY_MODE   | 0             | 0                 |

### 3.2 SSI initialisation

### 1) i APCI1710 InitSSI (...)

### Syntax:

<Return value> = i APCI1710 InitSSI

(BYTE b\_BoardHandle, BYTE b\_ModulNbr, BYTE b\_SSIProfile,

BYTE b\_PositionTurnLength,
BYTE b\_TurnCptLength,
BYTE b\_PCIInputClock,
ULONG ul\_SSIOutputClock,
BYTE b\_SSICountingMode)

### **Parameters:**

- Input:

BYTE b BoardHandle Handle of the APCI-/CPCI-1710

board

BYTE b ModulNbr Number of the module to be configured

(0 to 3)

BYTE b SSIProfile Selection of the SSI profile length

(2 to 32). See Fig. 4-1.

BYTE b\_PositionTurnLength Selection of the SSI position data length.

(1 to 31) See Fig. 4-1.

BYTE b\_TurnCptLength Selection of the SSI counter data length

(1 to 31). See Fig. 4-1.

BYTE b PCIInputClock Selection of the PCI bus clock

- APCI1710 30MHZ:

The PC has a PCI bus clock of 30 MHz

- APCI1710 33MHZ:

The PC has a PCI bus clock of 33 MHz

Selection of the SSI output clock.

From 229 to 5 000 000 Hz for 30 MHz

selection

From 252 to 5 000 000 Hz for 33 MHz

selection.

BYTE b\_SSICountingMode SSI counter mode selection.

- APCI1710\_BINARY\_MODE :

Binary counter mode.

- APCI1710 GRAY MODE:

Gray counter mode.

### - Output:

No output signal has occurred

ULONG ul SSIOutputClock

### Task:

Configures the SSI operating mode of the selected module (*b\_ModulNbr*). You must call up this function before you call up any other function to access the SSI.

Fig. 3-1: SSI profile



### **Calling convention:**

### ANSI C:

int i\_ReturnValue; unsigned char b BoardHandle;

i\_ReturnValue = i\_APCI1710\_InitSSI(b\_BoardHandle,

0, 25, 12, 12, APCI1710\_33MHZ, 150000,

APCI1710 BINARY MODE);

- 0: No error.
- -1: The handle parameter of the board is wrong.
- -2: Module selection is wrong.
- -3: The module is not a SSI module.
- -4: The selected SSI profile length is wrong.
- -5: The selected SSI position data length is wrong.
- -6: The selected SSI turn counter data length is wrong.
- -7: The selected PCI input clock is wrong.
- -8: The selected SSI output clock is wrong.
- -9: The selected SSI counter mode parameter is wrong.



### 3.3 Read SSI

### 1) i\_APCI1710\_Read1\$\$IValue (...)

### **Syntax:**

<Return value> = i APCI1710 Read1SSIValue

(BYTE b\_BoardHandle, BYTE b\_ModulNbr, BYTE b\_SelectedSSI, PULONG pul\_Position, PULONG pul TurnCpt)

### **Parameters:**

### - Input:

BYTE b BoardHandle Handle of the APCI-/CPCI-1710

board

BYTE b ModulNbr Number of the module to be configured

(0 to 3)

BYTE b SelectedSSI Selection of the SSI counter (0 to 2)

- Output:

PULONG pul Position SSI position in the turn

PULONG pul TurnCpt Number of turns

### Task:

Reads the SSI counter (b SelectedSSI) of the selected module (b ModulNbr).

### **Calling convention:**

### ANSI C:

int i\_ReturnValue; unsigned char b\_BoardHandle; unsigned long ul\_Position; unsigned long ul\_TurnCpt;

i\_ReturnValue = i\_APCI1710\_Read1SSIValue (b\_BoardHandle,

0,

0,

&ul\_Position,
&ul\_TurnCpt);

- 0: No error.
- -1: The handle parameter of the board is wrong.
- -2: Module selection is wrong.
- -3: The module is not a SSI module.
- -4: SSI not initialised see function " i APCI1710 InitSSI".
- -5: The selected SSI is wrong.



### 2) i\_APCI1710\_ReadAllSSIValue (...)

### **Syntax:**

### **Parameters:**

### - Input:

BYTE b\_BoardHandle Handle of the **APCI-/CPCI-1710** board BYTE b\_ModulNbr Number of the module to be configured

(0 to 3)

### - Output:

PULONG pul\_Position SSI position array in the turn

PULONG pul TurnCpt Number of turns

### Task:

Read all SSI counters of the selected module (b ModulNbr).

```
pul_Position [0]: SSI position of the SSI counter 0
pul_Position [1]: SSI position of the SSI counter 1
pul_Position [2]: SSI position of the SSI counter 2
pul_TurnCpt [0]: Number of countings of the SSI counter 0
pul_TurnCpt [1]: Number of countings of the SSI counter 1
pul_TurnCpt [2]: Number of countings of the SSI counter 2
```

### **Calling convention:**

```
ANSI C:
```

```
int i_ReturnValue;
unsigned char b_BoardHandle;
unsigned long ul_Position [3];
unsigned long ul_TurnCpt [3];
```

```
i_ReturnValue = i_APCI1710_ReadAllSSIValue (b_BoardHandle, 0, ul_Position, ul_TurnCpt);
```

- 0: No error.
- -1: The handle parameter of the board is wrong.
- -2: Module selection is wrong.
- -2: The module is not a SSI module.
- -3: SSI not initialised see function " i APCI1710 InitSSI".



# 3.4 Digital SSI inputs

### 1) i\_APCI1710\_Read\$\$I1DigitalInput (...)

### **Syntax:**

<Return value> = i\_APCI1710\_ReadSSI1DigitalInput
(BYTE b\_BoardHandle,
BYTE b\_ModulNbr,
BYTE b InputChannel,

PBYTE pb ChannelStatus)

### **Parameters:**

- Input:

BYTE b\_BoardHandle Handle of the **APCI-/CPCI-1710**BYTE b ModulNbr Number of the module to be configured

(0 to 3)

BYTE b\_InputChannel Selection of the digital input (0 to 2).

- Output:

PBYTE pb ChannelStatus Digital input channel status.

0 : channel is not active 1 : channel is active

### Task:

Returns the status of the selected digital input (*b\_InputChannel*) to the SSI module (*b\_ModulNbr*).

### **Calling convention:**

### ANSI C:

int i\_ReturnValue; unsigned char b\_BoardHandle; unsigned char b\_ChannelStatus;

i\_ReturnValue = i\_APCI1710\_ReadSSI1DigitalInput (b\_BoardHandle,

0, 0,

&b ChannelStatus);

- 0: No error.
- -1: The handle parameter of the board is wrong.
- -2: Module selection is wrong.
- -3: The module is not a SSI module.
- -4: The selected SSI digital input selection is wrong.



### 2) i\_APCI1710\_Read\$\$IAIIDigitalInput (...)

### **Syntax:**

<Return value> = i\_APCI1710\_ReadSSIAllDigitalInput

(BYTE b\_BoardHandle, BYTE b\_ModulNbr, PBYTE pb\_InputStatus)

### **Parameters:**

- Input:

BYTE b\_BoardHandle Handle of the **APCI-/CPCI-1710**BYTE b\_ModulNbr Number of the module to be configured

(0 to 3)

- Output:

PBYTE pb InputStatus Status of the digital input channels.

### Task:

Returns the status of all digital inputs from selected SSI module (*b\_ModulNbr*).

| D2      | D1      | D0      |
|---------|---------|---------|
| INPUT 2 | INPUT 1 | INPUT 0 |

0 : channel is not active 1 : channel is active

### **Calling convention:**

### ANSI C:

int i\_ReturnValue; unsigned char b\_BoardHandle; unsigned char b\_InputStatus;

 $i\_Return Value = i\_APCI1710\_ReadSSIAll Digital Input\ (b\_Board Handle,$ 

0, &b InputStatus);

- 0: No error.
- -1: The handle parameter of the board is wrong.
- -2: Module selection is wrong.
- -3: The module is not a SSI module.



# 3.5 Digital SSI outputs

### 1) i\_APCI1710\_SetSSIDigitalOutputOn (...)

### **Syntax:**

<Return value> = i\_APCI1710\_SetSSIDigitalOutputOn

(BYTE b\_BoardHandle, BYTE b\_ModulNbr)

### **Parameters:**

### - Input:

BYTE b\_BoardHandle Handle of the **APCI-/CPCI-1710**BYTE b\_ModulNbr Number of the module to be configured

(0 to 3)

### - Output:

No output signal has occurred

### Task:

Sets the digital output of the selected SSI module (b ModulNbr) ON.

### **Calling convention:**

ANSI C:

int i\_ReturnValue; unsigned char b\_BoardHandle;

i\_ReturnValue = i\_APCI1710\_SetSSIDigitalOutputOn (b\_BoardHandle, 0);

- 0: No error.
- -1: The handle parameter of the board is wrong.
- -2: Module selection is wrong.
- -3: The module is not a SSI module.



# 2) i\_APCI1710\_SetSSIDigitalOutputOff (...)

### **Syntax:**

<Return value> = i\_APCI1710\_SetSSIDigitalOutputOff

(BYTE b BoardHandle, **BYTE** b ModulNbr)

### **Parameters:**

### - Input:

**BYTE** b BoardHandle Handle of the APCI-/CPCI-1710 **BYTE** b ModulNbr Number of the module to be configured

(0 to 3)

### - Output:

No output signal has occurred.

### Task:

Sets the digital output of the selected SSI module (b ModulNbr) OFF.

### **Calling convention:**

```
ANSI C:
```

i ReturnValue; int unsigned char b BoardHandle;

i ReturnValue = i APCI1710 SetSSIDigitalOutputOff (b BoardHandle, 0);

- 0: No error.
- -1: The handle parameter of the board is wrong.
- -2: Module selection is wrong.
- -3: The module is not a SSI module.



### 3.6 Kernel functions

# **i**

### **IMPORTANT!**

These functions are only available for the Windows NT and Windows 95 user interrupt routine in the synchronous mode. See function "i APCI1710 SetBoardIntRoutineWin32"

### 1) i\_APCI1710\_KRNL\_Read\$\$I1DigitalInput (...)

### **Syntax:**

### **Parameters:**

- Input:

UINT ui\_BaseAddress APCI-/CPCI-1710base address See
"i\_APCI1710\_GetHardwareInformation"

BYTE b\_ModulNbr Number of the module to be configured

(0 to 3)

BYTE b\_InputChannel Selection of the digital input channel (0 to 2).

- Output:

PBYTE pb\_ChannelStatus Digital input channel status.

0 : channel is not active 1 : channel is active

### Task:

Returns the status of the selected digital input (*b\_InputChannel*) to the SSI module (*b\_ModulNbr*).

### **Calling convention:**

### ANSI C:

```
int i_ReturnValue;
unsigned int ui_BaseAddress;
unsigned char b_ChannelStatus;
```

### i\_ReturnValue = i\_APCI1710\_KRNL\_ReadSSI1DigitalInput

(ui\_BaseAddress,

0, 0,

&b\_ChannelStatus);

- 0: No error.
- -1: Module selection is wrong.
- -2: The module is not a SSI module.
- -3: The selected SSI digital input is wrong.



### 2) i\_APCI1710\_KRNL\_Read\$\$IAllDigitalInput (...)

### **Syntax:**

<Return value> = i\_APCI1710\_KRNL\_ReadSSIAllDigitalInput

(UINT ui\_BaseAddress, BYTE b\_ModulNbr, PBYTE pb InputStatus)

### **Parameters:**

- Input:

UINT ui BaseAddress APCI-/CPCI-1710base address See

" i APCI1710 GetHardwareInformation"

BYTE b ModulNbr Number of the module to be configured

(0 to 3)

- Output:

PBYTE pb InputStatus Status of the digital inputs channels

Task:

Returns the status of all digital inputs to the selected SSI module (*b\_ModulNbr*).

| D2      | D1      | D0      |
|---------|---------|---------|
| INPUT 2 | INPUT 1 | INPUT 0 |

0 : Channel is not active

1 : Channel is active

### **Calling convention:**

### ANSI C:

int i\_ReturnValue; unsigned int ui\_BaseAddress; unsigned char b InputStatus;

i ReturnValue = i APCI1710 KRNL ReadSSIAllDigitalInput

(ui BaseAddress,

0,

&b InputStatus);

- 0: No error.
- -1: Module selection is wrong.
- -2: The module is not a SSI module.



## 3) i\_APCI1710\_KRNL\_SetSSIDigitalOutputOn (...)

#### **Syntax:**

BYTE b\_ModulNbr)

#### **Parameters:**

#### - Input:

UINT ui\_BaseAddress APCI-/CPCI-1710base address See

 $\hbox{``i\_APCI1710\_GetHardwareInformation''}\\$ 

BYTE b\_ModulNbr Number of the module to be configured

(0 to 3)

## - Output:

No output signal has occurred.

#### Task:

Sets the digital output of the selected SSI module (b\_ModulNbr) on.

#### **Calling convention:**

<u>ANSI C</u>:

int i\_ReturnValue; unsigned int ui\_BaseAddress;

i\_ReturnValue = i\_APCI1710\_KRNL\_SetSSIDigitalOutputOn (ui\_BaseAddress, 0);

#### **Return value:**

- 0: No error.
- -1: Module selection is wrong.
- -2: The module is not a SSI module.



## 4) i\_APCI1710\_KRNL\_SetSSIDigitalOutputOff (...)

#### **Syntax:**

<Return value> = i\_APCI1710\_KRNL\_SetSSIDigitalOutputOff
(UINT ui BaseAddress,

BYTE b ModulNbr)

#### **Parameters:**

#### - Input:

UINT ui BaseAddress APCI-/CPCI-1710base address See

"i\_APCI1710\_GetHardwareInformation"

BYTE b ModulNbr Number of the module to be configured

(0 to 3)

#### - Output:

No output signal has occurred.

#### Task:

Sets the digital output of the selected SSI module (b\_ModulNbr) off.

#### **Calling convention:**

## <u>ANSI C</u>:

int i\_ReturnValue; unsigned int ui\_BaseAddress;

i ReturnValue = i APCI1710 KRNL SetSSIDigitalOutputOff

(ui\_BaseAddress,

0);

#### **Return value:**

- 0: No error.
- -1: Module selection is wrong.
- -2: The module is not a SSI module.



## 4 SOFTWARE EXAMPLES

## 4.1 Initialisation

## 4.1.1 Initialisation of one APCI-/CPCI-1710board



## 4.1.2 Initialisation of several APCI-/CPCI-1710 boards



```
int MoreInitialisation(unsigned char *pb_BoardHandleArray)
                 i NbrOfBoard;
                 i_Cpt;
   int
   unsigned char b_SlotNumberArray [8];
   #ifdef _Windows
      i_APCI1710_InitCompiler (DLL_COMPILER_C);
   #endif
   i NbrOfBoard = i PCI1710 CheckAndGetPCISlotNumber (b SlotNumberArray)
   if(i_NbrOfBoard > 0)
      for (i_Cpt = 0; i_Cpt < i_NbrOfBoard; i_Cpt ++)</pre>
         if (i APCI1710 SetBoardInformation (b SlotNumberArray[i Cpt],
                                       &pb_BoardHandleArray [i_Cpt]) != 0)
            break;
      if (i_Cpt == i_NbrOfBoard)
         return (i_Cpt); /* Return number of the found */
      else
         return (-1); /* ERROR */
   else
      {
                    /* ERROR */
      return (-1);
```

## 4.2 SSI initialisation

# 4.2.1 Initialisation, 25-bit profile, 12-bit position length and 12-bit turn length



```
int InitSSICounter (unsigned char * pb_BoardHandle)
    if (Initialisation (pb_BoardHandle) == 0)
       if (i_APCI1710_InitSSI (pb_BoardHandle,
                                Ο,
                                25,
                                12,
                                12,
                               APCI1710_33MHZ,
                               150000,
                               APCI1710_BINARY_MODE) == 0)
          printf ("Initialisation OK");
          return (0);
       else
          printf ("Initialisation error");
          i_APCI1710_CloseBoardHandle (*pb_BoardHandle);
          return (-1);
    else
       printf ("Initialisation error");
       return (-1);
       }
    }
```

# 4.3 Reading SSI

## 4.3.1 Reading one SSI counter



# 4.3.2 Reading all SSI counters



# 4.4 SSI digital input channels

## 4.4.1 Reading one digital input channel



```
void main (void)
{
   int         i_ReturnValue;
   unsigned charb_BoardHandle;
   unsigned charb_ChannelStatus;

if (Initialisation (&b_BoardHandle) == 0)
   {
      i_ReturnValue = i_APCI1710_ReadSSI1DigitalInput(b_BoardHandle, 0, 0, &b_ChannelStatus);
      printf ("\nRead 1 SSI digital input return value = %d", i_ReturnValue);
      printf ("\nSSI digital input status = %d", b_ChannelStatus);

      i_APCI1710_CloseBoardHandle (b_BoardHandle);
      printf ("\nClose board handle return value = %d", i_ReturnValue);
    }
    else
      {
        printf ("Initialisation error");
      }
}
```

# 4.4.2 Reading all digital input channels



# 4.5 SSI digital output channel

# 4.5.1 Setting the digital output channel



```
void main (void)
{
   int         i_ReturnValue;
   unsigned charb_BoardHandle;

if (Initialisation (&b_BoardHandle) == 0)
   {
      i_ReturnValue = i_APCI1710_SetSSIDigitalOutputOn(b_BoardHandle, 0);
      printf ("\nRead set SSI digital output on return value = %d",
i_ReturnValue);

   i_ReturnValue = i_APCI1710_SetSSIDigitalOutputOff(b_BoardHandle, 0);
   printf ("\nRead set SSI digital output off return value = %d",
i_ReturnValue);

   i_APCI1710_CloseBoardHandle (b_BoardHandle);
   printf ("\nClose board handle return value = %d", i_ReturnValue);
   }
   else
   {
     printf ("Initialisation error");
   }
}
```