



MSP430 Family October 23, 2016, Bulat Valeev

# Lection 3. API writing.





Result from previous task

Challenges

Code abstraction levels

Why API?

Task in the class: UART

Hometask





#### **Answer**

```
#include "msp430g2553.h"
#define TXLED BITO
#define RXLED BIT6
#define TXD BIT2
#define RXD BTT1
int main(void)
DCOCTL = 0;
BCSCTL1 = CALBC1 1MHZ;
DCOCTL = CALDCO 1MHZ;
P2DIR \mid = 0xFF:
P20UT &= 0x00; t
P1SEL \mid = RXD + TXD :
```





#### **Answer**

```
P1SEL2 |= RXD + TXD;
P1OUT &= 0x00;
P1DIR |= RXLED + TXLED;
UCAOCTL1 |= UCSSEL_2;
UCAOCTL1 |= UCSWRST;
UCAOBR0=0x68;
UCAOBR1 = 0x00;
UCAOMCTL = UCBRS2 + UCBRS0;
UCAOCTL1 &= ~UCSWRST;
```





#### **Answer**

```
while(1)
{
if (IFG2&UCAORXIFG)
{
IFG2=IFG2&(~UCAORXIFG);
UCAOTXBUF=UCAORXBUF;
}
}
```





## **Challenges**

What you should know at the end of the day.

- · Learn how write the API for hardware handling
- $\cdot$  Understand which functions better to implement if you need to simplify main program
- $\cdot$  Study ADC and UART work





The developers write a lot of the code and use number of different MCU families.

Even same MCU family change register addresses and use specific implementations for different hardware.

Any change in the MCU family leads to the code correction.

Code abstraction allows save main principles and change only low level functions.





There are number of abstraction levels:

Address layer

Standard peripheral layer

Hardware abstract layer

API layer

Kernel layer





Address layer usually used in the Assembler language and assume the clear work with addresses for registers. It is very powerful, but inflexible way to write a program.

```
UCAOCTL1 |= UCSSEL_2;
```





Standard peripheral layer introduce the registers in the clear for developer form. The developer still should write values in the registers.

C code which you will write will usually written in this level.





Hardware abstract layer allows to create abstract structure with well explained values corresponding to the certain hardware and initialize it once.

The HAL is initialization of the periphery with objects with close connection to the objective oriented programming.

```
GPIO_InitStructure.GPIO_Pin = GPIO_Pin_5;
GPIO_InitStructure.GPIO_Speed = GPIO_Speed_50MHz;
GPIO_InitStructure.GPIO_Mode = GPIO_Mode_Out_PP;
GPIO_Init(GPIOB, &GPIO_InitStructure);
```





API introduce well explained sub-functions which allows to be flexible in the MCU family and save software structure with migration from MCU to MCU.

API will be the main level of your algorithm construction.

```
GPIO_Init();
```





## Why better to use API

It is important to write clear code.

The API simplify the program and make it clear.

You must understand your code after 10 month break.

The developer must write the code which is understandable for others and make code easy to debug.





## **Code comparison**

```
// Fast code here
P1DIR |= RXLED + TXLED:
UCAOCTL1 |= UCSSEL 2;
UCAOCTL1 |= UCSWRST:
UCAOBRO = 0 \times 68;
UCAOBR1 = 0x00;
UCAOCTL1 &= ~UCSWRST:
// Clear code here
Clock_Initialization();
GPIO_configuration();
UART_configuration();
ADC_configuration();
```





## Why better to use API

The price for clear code is overhead.

The written in the API code have big overhead in the reliability, because it will be used in the different situations and developer must be sure in the code.





## Place of the API

API implemented as the low level library which perform only basic operations.

You also can use the flexibility in the IC family inside of the API Example:

```
int UART_receive_byte(void) {
int recv;
if (chip=='ATmega8'){
        recv=UDR0;
}
   (chip=='ATmega16'){
        recv=UDR:
}
return recv;
```



## **API for UART**

Which API better to write for UART?

Initialize

Set baud-rate

Receive string

Send byte

Send string

What should not be done in API: Control the data integrity, Mutex





#### Task in the class

You must implement UART API for the project lab 2 in the eclipse workspace.

Hint: You can use interrupts and global variables.

Use initial baudrate = 9600





## **UART** interrupts

UART has four interrupts:

Received byte

Sent byte

Buffer is empty

There is an error

You will use three of them: Received byte, Sent byte , Buffer is empty.





#### **Datasheet**

To learn about UART you can use the MSP43xGxxx Family user guide. The section USCI UART has necessary information, especially registers description





## Technical pages for the UART

#### 15.4.2 UCAxCTL1, USCI\_Ax Control Register 1

| -        | 6                                              |                                                                                                                                                                                                                                                                       | 5                | 4                   | 3                   | 2                                           | 1       | 0          |
|----------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------|---------------------|---------------------------------------------|---------|------------|
| UCSSELx  |                                                |                                                                                                                                                                                                                                                                       | UCRXEIE          | UCBRKIE             | UCDORM              | UCTXADDR                                    | UCTXBRK | UCSWRST    |
| rw-0     | rw-0                                           |                                                                                                                                                                                                                                                                       | rw-0             | rw-0                | rw-0                | rw-0                                        | rw-0    | rw-1       |
| UCSSELX  | Bits 7-6                                       | USCI clock source select. These bits select the BRCLK source clock.                                                                                                                                                                                                   |                  |                     |                     |                                             |         |            |
|          |                                                | 00                                                                                                                                                                                                                                                                    | UCLK             |                     |                     |                                             |         |            |
|          |                                                | 01                                                                                                                                                                                                                                                                    | ACLK             |                     |                     |                                             |         |            |
|          |                                                | 10                                                                                                                                                                                                                                                                    | SMCLK            |                     |                     |                                             |         |            |
|          |                                                | 11                                                                                                                                                                                                                                                                    | SMCLK            |                     |                     |                                             |         |            |
| UCRXEIE  | Bit 5                                          | 5 Receive erroneous-character interrupt-enable 0 Erroneous characters rejected and UCAXRXIFG is not set                                                                                                                                                               |                  |                     |                     |                                             |         |            |
|          |                                                |                                                                                                                                                                                                                                                                       |                  |                     |                     |                                             |         |            |
|          |                                                | 1                                                                                                                                                                                                                                                                     |                  | haracters received  |                     |                                             |         |            |
| UCBRKIE  | Bit 4 Receive break character interrupt-enable |                                                                                                                                                                                                                                                                       |                  |                     |                     |                                             |         |            |
|          |                                                | 0                                                                                                                                                                                                                                                                     | Received br      | eak characters do   | not set UCAxRXI     | FG.                                         |         |            |
|          |                                                | 1                                                                                                                                                                                                                                                                     | Received br      | eak characters se   | UCAXRXIFG.          |                                             |         |            |
| UCDORM   | Bit 3                                          | Dormant. Puts USCI Into sleep mode.                                                                                                                                                                                                                                   |                  |                     |                     |                                             |         |            |
|          |                                                | 0                                                                                                                                                                                                                                                                     | Not dormant      | All received char   | racters will set UC | AxRXIFG.                                    |         |            |
|          |                                                | 1                                                                                                                                                                                                                                                                     | UCAXRXIFG        |                     | with automatic bar  | an idle-line or with<br>ud rate detection o |         |            |
| UCTXADDR | Bit 2                                          | Transmit address. Next frame to be transmitted will be marked as address depending on the selected multiprocessor mode.                                                                                                                                               |                  |                     |                     |                                             |         | e selected |
|          |                                                | 0                                                                                                                                                                                                                                                                     | Next frame t     | ransmitted is data  | ı                   |                                             |         |            |
|          |                                                | 1                                                                                                                                                                                                                                                                     | Next frame t     | ransmitted is an a  | ddress              |                                             |         |            |
| UCTXBRK  | Bit 1                                          | Transmit break. Transmits a break with the next write to the transmit buffer. In UART mode with autor<br>baud rate detection GS5m must be written into UCAXTXBUF to generate the required break/synch field<br>Otherwise Oh must be written into the transmit buffer. |                  |                     |                     |                                             |         |            |
|          |                                                | 0                                                                                                                                                                                                                                                                     | Next frame t     | ransmitted is not a | a break             |                                             |         |            |
|          |                                                | 1                                                                                                                                                                                                                                                                     | Next frame t     | ransmitted is a br  | eak or a break/syr  | nch                                         |         |            |
| UCSWRST  | Bit 0                                          | Softw                                                                                                                                                                                                                                                                 | vare reset enabl | e                   |                     |                                             |         |            |
|          |                                                | 0                                                                                                                                                                                                                                                                     | Disabled, US     | SCI reset released  | for operation.      |                                             |         |            |
|          |                                                | 1                                                                                                                                                                                                                                                                     | Enabled, US      | CI logic held in re | set state.          |                                             |         |            |





## Technical pages for the UART

#### 15.4.6 UCAxSTAT, USCI\_Ax Status Register

| 7        | 6                                                            | 5                                                                                                                                                                                                                                                                         | 4                     | 3                    | 2                   | 1                | 0      |  |
|----------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|---------------------|------------------|--------|--|
| UCLISTEN | UCFE                                                         | UCOE                                                                                                                                                                                                                                                                      | UCPE                  | UCBRK                | UCRXERR             | UCADDR<br>UCIDLE | UCBUSY |  |
| rw-0     | rw-0                                                         | rw-0                                                                                                                                                                                                                                                                      | rw-0                  | rw-0                 | rw-0                | rw-0             | r-0    |  |
| UCLISTEN | Bit 7 Listen enable. The UCLISTEN bit selects loopback mode. |                                                                                                                                                                                                                                                                           |                       |                      |                     |                  |        |  |
|          |                                                              | Disabled                                                                                                                                                                                                                                                                  |                       |                      |                     |                  |        |  |
|          |                                                              | <ol> <li>Enabled. I</li> </ol>                                                                                                                                                                                                                                            | JCAXTXD Is Interna    | ally fed back to the | receiver.           |                  |        |  |
| UCFE     | Bit 6                                                        | Framing error flag                                                                                                                                                                                                                                                        |                       |                      |                     |                  |        |  |
|          |                                                              | <ol> <li>No error</li> </ol>                                                                                                                                                                                                                                              |                       |                      |                     |                  |        |  |
|          |                                                              | 1 Character                                                                                                                                                                                                                                                               | received with low s   | top bit              |                     |                  |        |  |
| UCOE     | Bit 5                                                        | t 5 Overrun error flag, This bit is set when a character is transferred into UCA/RXBUP before the previous<br>character was read. UCOE is cleared automatically when UCXRXBUF is read, and must not be cleared by<br>software. Otherwise, it will not function correctly. |                       |                      |                     |                  |        |  |
|          |                                                              | 0 No error                                                                                                                                                                                                                                                                |                       |                      |                     |                  |        |  |
|          |                                                              | 1 Overrun error occurred                                                                                                                                                                                                                                                  |                       |                      |                     |                  |        |  |
| UCPE     | Bit 4                                                        | Parity error flag. When UCPEN = 0, UCPE is read as 0.                                                                                                                                                                                                                     |                       |                      |                     |                  |        |  |
| UCBRK    |                                                              | 0 No error                                                                                                                                                                                                                                                                |                       |                      |                     |                  |        |  |
|          |                                                              | Character received with parity error                                                                                                                                                                                                                                      |                       |                      |                     |                  |        |  |
|          | Bit 3                                                        |                                                                                                                                                                                                                                                                           |                       |                      |                     |                  |        |  |
|          |                                                              |                                                                                                                                                                                                                                                                           |                       |                      |                     |                  |        |  |
|          |                                                              |                                                                                                                                                                                                                                                                           | dition occurred       |                      |                     |                  | _      |  |
| UCRXERR  | Bit 2                                                        | Receive error flag. This bit indicates a character was received with error(s). When UCRXERR = 1, on or<br>more error flags (UCFE, UCPE, UCOE) is also set. UCRXERR is cleared when UCAXRXBUF is read.                                                                     |                       |                      |                     |                  |        |  |
|          |                                                              |                                                                                                                                                                                                                                                                           | errors detected       |                      |                     |                  |        |  |
|          |                                                              |                                                                                                                                                                                                                                                                           | rror detected         |                      |                     |                  |        |  |
| UCADDR   | Bit 1                                                        |                                                                                                                                                                                                                                                                           |                       |                      |                     |                  |        |  |
|          |                                                              |                                                                                                                                                                                                                                                                           | character is data     |                      |                     |                  |        |  |
|          |                                                              |                                                                                                                                                                                                                                                                           | character is an add   |                      |                     |                  |        |  |
| UCIDLE   |                                                              | idie line detected in idie-line multiprocessor mode.                                                                                                                                                                                                                      |                       |                      |                     |                  |        |  |
|          |                                                              | 0 No Idle IIn                                                                                                                                                                                                                                                             |                       |                      |                     |                  |        |  |
|          |                                                              | 1 Idle line de                                                                                                                                                                                                                                                            |                       |                      |                     |                  |        |  |
| UCBUSY   | Bit 0                                                        | USCI busy. This bi                                                                                                                                                                                                                                                        |                       | smit or receive ope  | ration is in progre | 55.              |        |  |
|          |                                                              | 0 USCI Inac                                                                                                                                                                                                                                                               |                       |                      |                     |                  |        |  |
|          |                                                              | <ol> <li>USCI trans</li> </ol>                                                                                                                                                                                                                                            | smitting or receiving | 9                    |                     |                  |        |  |





## Technical pages for the UART

15.4.1 UCAxCTL0, USCI\_Ax Control Register 0

| 7       | 6                                                                                          |                                                           | 5               | 4                | 3                                         | 2       | 1    | 0          |
|---------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------|------------------|-------------------------------------------|---------|------|------------|
| UCPEN   | UCPAR                                                                                      |                                                           | UCMSB           | UC7BIT           | UCSPB                                     | UCMODEX |      | UCSYNC     |
| rw-0    | rw-0                                                                                       |                                                           | rw-0            | rw-0             | rw-0                                      | rw-0    | rw-0 | rw-0       |
| UCPEN   | Bit 7                                                                                      | Parity enable                                             |                 |                  |                                           |         |      |            |
|         |                                                                                            | 0                                                         | Parity disabl   | ed.              |                                           |         |      |            |
|         |                                                                                            | 1                                                         |                 |                  | enerated (UCAXTX<br>fress bit is included |         |      | ddress-bit |
| UCPAR   | Bit 6                                                                                      | Parity select. UCPAR is not used when parity is disabled. |                 |                  |                                           |         |      |            |
|         |                                                                                            | 0                                                         | Odd parity      |                  |                                           |         |      |            |
|         |                                                                                            | 1                                                         | Even parity     |                  |                                           |         |      |            |
| UCMSB   | Bit 5 MSB first select. Controls the direction of the receive and transmit shift register. |                                                           |                 |                  |                                           |         |      |            |
|         |                                                                                            | 0                                                         | LSB first       |                  |                                           |         |      |            |
|         |                                                                                            | 1                                                         | MSB first       |                  |                                           |         |      |            |
| UC7BIT  | Bit 4                                                                                      |                                                           |                 |                  |                                           |         |      |            |
|         |                                                                                            | 0                                                         | 8-bit data      |                  |                                           |         |      |            |
|         |                                                                                            | 1                                                         | 7-bit data      |                  |                                           |         |      |            |
| UCSPB   | Bit 3                                                                                      | Stop bit select. Number of stop bits.                     |                 |                  |                                           |         |      |            |
|         |                                                                                            | 0                                                         | One stop bit    |                  |                                           |         |      |            |
|         |                                                                                            | 1                                                         | Two stop bit    | 5                |                                           |         |      |            |
| UCMODEX | Bits 2-1 USCI mode. The UCMODEx bits select the asynchronous mode when UCSYNC = 0.         |                                                           |                 |                  |                                           |         |      |            |
|         |                                                                                            | 00                                                        | UART mode       |                  |                                           |         |      |            |
|         |                                                                                            | 01                                                        | idle-line mult  | tprocessor mode  |                                           |         |      |            |
|         |                                                                                            | 10                                                        | Address-bit i   | multiprocessor m | ode                                       |         |      |            |
|         |                                                                                            | 11                                                        | UART mode       | with automatic b | aud rate detection                        |         |      |            |
| UCSYNC  | Bit 0                                                                                      | Sync                                                      | thronous mode e | nable            |                                           |         |      |            |
|         |                                                                                            | 0                                                         | Asynchronou     | ıs mode          |                                           |         |      |            |
|         |                                                                                            | 1                                                         | Synchronous     | s mode           |                                           |         |      |            |





## **Initialize**

```
void UART_INIT(void)
{
UCAOCTL1 |= UCSWRST;
UCAOBR0=0x68;
UCAOBR1 = 0x00; // 1MHz 115200
UCAOMCTL = UCBRS2 + UCBRS0;
UCAOCTL1 &= ~UCSWRST; UCOIE |= UCAORXIE;
}
```





## Set baud-rate

```
void UART_INIT(int byte1,int byte2)
{
UCAOCTL1 |= UCSWRST;
UCAOBR0=byte2;
UCAOBR1 = byte1;
UCAOCTL1 &= ~UCSWRST;
}
```





## Receive string

```
char buffer [32];
int counter=0;
char flag=0;
#pragma vector=USCIABORX_VECTOR
 _interrupt void USCIORX_ISR(void)
        if (UCAORXBUF!=0x00){
        buffer [counter] = UCAORXBUF;
        counter++;
        }
        else {
        counter=0;
        flag=1;
```





## Send byte

```
coid UART_send_byte(int data) {
UCAOTXBUF = data;
return
}
```





## Send string

```
void UART_send_string(int string,int length) {
int len;
len=length;
while (len){
if (IFG2&UCAOTXIFG) {
IFG2=IFG2&(~UCAOTXIFG);
UCAOTXBUF = string[len--];
}
}
```





## Hometask ADC API

Write API for ADC

Initialize

Change channel

Get conversion sample (without interrupt)

Change ADC window length

Hint: The task "Get conversion sample" should calculate mean value over N samples.

Deadline is xx.xx.xxxx.





## Thanks for your attention





#### Reference slide

- https://www.drive2.ru/b/2253235/
- http://easyelectronics.ru/rabota s stm32f10x standard peripherals library.html
- https://habrahabr.ru/post/249395/
  - $\label{eq:http:} http: $$//www.st.com/content/st_com/en/products/development tools/software development tools/stm32 software development tools/stm32 configurators and code generators/stm32cubemx.html$



