



# **Designing with STM32F7 Family**

## **Course Description**

Designing with STM32F7 Family is a 3 days ST official course.

The course provides all necessary theoretical and practical know-how for start developing platforms based on STM32F7xx families with STMCube.

The course begins with an introduction to STM32 microcontroller family's roadmap and focuses on Cortex-M7 architecture.

The course continues with an in-depth study of the memory organization, bus architecture, reset and clock controller, interrupts handling, low power modes, hardware semaphore, MDMA, security, and most of the SoC peripherals such as clocks, reset, power, embedded Flash, FMC, NVIC, EXTI, GPIO, ADC, USART, DAC, SPI, USB, DMA, CRC, I2C, CAN, RTC, IWDG, WWDG, TIM, LPTIM, SAI, HDMI, DCMI, crypto processor, Hash processor, RNG and debug.

The course also employs hardware and software design tools, and combines 50% theory with 50% practical work in every meeting.

### **Course Duration**

3 days





#### Goals

- 1. Become familiar with STM32F7 families
- 2. Become familiar with ARM Cortex-M7 architecture
- 3. Understand the bus and memory topology to get the best performance
- 4. Become familiar with STM32F7 peripherals
- 5. Become familiar with hardware and software design tools
- 6. Build a new project using the STMCube
- 7. Work with Firmware libraries

## **Target Audience**

Software engineers who would like start developing with STM32F7xxx microcontrollers

# **Prerequisites**

- Computer architecture background
- Experience in C programming
- Experience in developing embedded systems

# **Course Material**

- STMCube
- ST Eval board: 32F723EDISCOVERY
- Course book (including labs)



# **Agenda**

## **Day #1**

#### STM32F7 Series Overview

- STM32F7 block diagram
- o STM32F7 product series

#### • STM32F7 System Architecture

- System architecture overview
- o AXI and AHB bus matrices
- o TCM buses
- Bus bridges
- o Inter-domain buses
- Cortex-M7 busses (AXIM, ITCM, DTCM, AHBS, AHBP)
- o Bus master peripherals

#### STM32F7 Memory Organization

- o Memory map
- o Embedded SRAM (D1, D2, D3 domains, TCMs)
- o ECC
- o Embedded Flash
- o Boot configuration
- o Embedded bootloader

#### STM32F7 Embedded Flash

- Main features supported
- o Flash block diagram
- o Protection mechanism
- o Flash programming/erase/read operations
- Flash parallel operations
- o ECC and CRC
- o Flash bank and register swapping
- o Clock and reset management
- o Flash option bytes
- o Low power modes
- o interrupts

## STM32F7 Reset & Clock Control (RCC)

Main features supported



- o RCC block diagram
- o Which sources can generate reset?
- o Power-on/off reset
- o System reset
- o Local reset
- Identifying reset source
- Low power mode security reset
- o Backup domain reset
- o Power-on wakeup sequence
- Boot from pin reset
- Boot from system standby
- Clock generators (HIS, HSE, LSE, LSI, CSI, HSI48)
- Clock security system (CSS)
- o Clock output generation
- o PLLs
- o System clock selection & generation
- o Clock generators behavior in stop and standby modes
- o Peripheral allocation and clock gating control
- o CPU and bus matrix clock gating control
- RCC interrupts

### STM32F7 System Power Control (PWR)

- o Main features
- Power supply schemes
- o VDDUSB
- Supply monitoring and reset circuitry
- o Power supply supervisor
- Backup domain
- Voltage regulator and internal reset modes
- Voltage regulator and operating modes
- Voltage regulator ON
- Sleep and Low-power sleep modes
- o Sleep Now!
- o Sleep on exit
- o Low power modes description
- Low power modes transitions
- Voltage scaling
- o Power consumption figures
- o LSE new modes (STM32F7x6)
- o Option bytes
- o Debug information



## **Day #2**

### • STM32F7 DMA Controller (DMA)

- DMA main features
- o Individual channel flexibility
- o Channel transfer management
- o STM32F7 instances
- o DMA1 controller
- o DMA2 controller
- o Interrupts

## STM32F7 Basic Extended CAN Interface (bxCAN)

- o CAN overview
- o BxCAN block diagram
- BxCAN features
- o BxCAN operating modes
- o BxCAN test modes
- o BxCAN interrupts
- o CAN related peripherals

### • STM32F7 General Purpose I/O (GPIO)

- Key features
- o Operating modes
- o Alternate functions
- o Special considerations for I/O pins
- Special considerations for HSE/LSI pins
- Multi-supply I/O pins

#### STM32F7 NVIC and EXTI

- NVIC features
- SysTick calibration value register
- o Interrupt and exception vectors
- Exception entry and return
- o EXTI main features
- o EXTI block diagram
- o Wakeup event management
- Hardware interrupt selection
- Hardware event selection
- Software interrupt/event selection



o External interrupt/event line mapping

### STM32F7 Flexible Memory Controller (FMC)

- FMC features
- o FMC block diagram
- AHB and AXI interfaces
- Supported memories and transactions
- o External device address mapping
- o NOR Flash/PSRAM controller
- Synchronous and asynchronous transactions
- NAND Flash controller
- o NAND Flash supported memories and transactions
- o NAND Flash operations
- NAND Flash prewait feature
- o ECC in NAND Flash
- o SDRAM controller
- SDRAM memory organization
- o SDRAM initialization
- o SDRAM controller write cycle
- o SDRAM controller read cycle
- o Row and bank boundary management
- o Memory latency computation
- o SDRAM controller refresh cycle
- Low power modes (self-refresh, power down)

#### STM32F7 CRC

- CRC main features
- o Secure access mode
- o CRC block diagram
- o Input and output format
- o Performance

## • STM32F7 True Random Number Generator (RNG)

- RNG main features
- o RNG block diagram
- o Random number generation
- RNG initialization
- Normal operations
- o Low power operations
- o RNG clocking
- o Error management





- o RNG low power usage
- o RNG interrupts
- o RNG processing time
- o Entropy source validation

#### STM32F7 Cryptographic Processor (CRYP)

- CRYP main features
- o CRYP block diagram
- o CRYP DES/TDES cryptographic core
- o CRYP AES cryptographic core
- o CRYP stealing and data padding
- o Suspend/resume operations
- o ECB, CBC chaining modes
- o AES counter mode
- o CRYP data registers and data swapping
- o DMA interface
- CRYP interrupts
- o CRYP processing time

#### STM32F7 Hash Processor (HASH)

- o HASH main features
- o HASH block diagram
- o Hash algorithms
- o Message data feeding
- Message digest computing
- o Message padding
- o HMAC processing
- o Context swapping
- o HASH DMA interface
- o HASH interrupts
- o HASH processing time



## **Day #3**

#### STM32F7 ADC

- o ADC main features
- o ADC block diagram
- o High performance features
- o ADC conversion speeds
- Sampling times
- o ADC clocks
- o ADC conversion modes
- o Analog watchdog
- o Data transfers
- Injected conversions
- o Interrupts
- o DMA requests
- o Related peripherals
- o Features for each individual ADC (ADC1/2/3)

#### STM32F7 DAC

- DAC main features
- o DAC block diagram
- o DAC with output buffer
- o DAC data formats
- DAC conversion triggers
- DAC output voltage
- o DAC trigger selection
- DMA requests
- o Noise generation
- o Triangle wave generation
- DAC channel modes
- DAC interrupts

## STM32F7 Digital Camera Interface (DCMI)

- DCMI features
- o DCMI block diagram
- o DCMI data transfer
- o DCMI extended data mode
- o DCMI capture mode
- o DCMI CROP feature



#### STM32F7 HDMI-CEC

- HDMI-CEC v2 controller features
- o HDMI-CEC controller block diagram
- o HDMI-CEC interrupts
- o RX tolerance margins
- o Errors handling
- Bit timing error detection
- o Signal Free Time (SFT) configuration
- Message structure
- o SFT option bit
- o CEC v2 differences

### STM32F7 Independent Watchdog (IWDG)

- IWDG features
- o IWDG block diagram
- o Configuring IWDG hardware start
- o Configuring IWDG software start
- IWDG settings and reset flag
- o Window option
- o Behavior in Stop and Standby modes
- Low power freeze
- o Register access protection
- o Debug mode

#### STM32F7 Window Watchdog (WWDG)

- WWDG features
- o WWDG block diagram
- o Enabling the watchdog
- o Controlling the downcounter
- o WWDG settings and reset flag
- o Advanced watchdog interrupt feature
- o Low power modes
- o How to program the watchdog timeout
- o Debug mode



# STM32F7 Universal Synchronous Asynchronous Receiver Transmitter (USART)

- USART features
- Extended capability
- o USART block diagram
- USART character description
- o USART FIFOs and thresholds
- o USART transmitter & receiver
- USART baud rate generation
- o USART auto baud rate detection
- o USART multiprocessor communication
- o USART Modbus communication
- USART parity control
- o USART LIN mode
- o USART synchronous mode
- o USART smartcard mode
- USART IrDA SIR
- o USART and DMA
- o RS232 and RS485 support
- USART low power management
- USART interrupts

#### STM32F7 Serial Peripheral Interface (SPI) and I2S

- SPI features
- o SPI block diagram
- Communications between one master and one slave
- Standard multi-slave communication
- Multi-master communication
- o Slave select pin management
- Communication formats
- SPI data transmission and reception procedures
- Data packing
- o Disabling SPI
- o Communication using DMA
- SPI modes and control
- CRC computation
- Low power mode management
- SPI wakeup and interrupts
- o I2S main features
- o Pin sharing with SPI function
- Slave and master modes



- Supported audio protocols
- o Internal FIFOs
- o Frame error detection
- o DMA interface
- o I2S wakeup and interrupts

#### STM32F7 USB 2.0 On-The-Go High Speed (OTG HS)

- Main features
- Host mode features
- Peripheral-mode features
- o OTG block diagram
- OTG dual role device
- o USB peripheral
- o USB host
- o SOF trigger
- OTG low power modes
- o USB data FIFOs
- o OTG\_HS interrupts

#### STM32F7 Serial Audio Interface (SAI)

- SAI main features
- SAI block diagram
- o Free protocol modes (I2S, TDM, PCM, master, slave)
- Slot configuration
- Sampling rate adjustment
- o SAI synchronization
- o Companding
- o Mute mode
- o Anticipated/late frame error
- o Overrun/underrun handling
- o SPDIF protocol
- o AC'97 protocol
- o Interrupts
- o DMA requests
- o Application examples

#### STM32F7 Debug

- o Debug main features
- Debug infrastructure block diagram
- o Clock domains and reset
- o ID codes and locking mechanism



- o JTAG debug port
- Serial wire (SW) debug port
- AHB Access ports (AHB-AP)
- o Core debug
- o Debug under system reset
- o Flash Patch Breakpoint (FPB)
- Data Watchpoint Trigger (DWT)
- o Instrumentation Trace Macrocell (ITM)
- o Embedded Trace Macrocell (ETM)
- MCU debug component (DBGMCU)
- o System ROM tables
- o Trace port interface unit (TPIU)