

#### **Features and Benefits**

- Supply voltage 6 to 48 V
- True average output current control
- 3.0 A maximum output over operating temperature range
- Cycle-by-cycle current limit
- · Integrated MOSFET switch
- Dimming via direct logic input or power supply voltage
- Internal control loop compensation
- Undervoltage lockout (UVLO) and thermal shutdown protection
- Low power shutdown (1 μA typical)
- Robust protection against:
- Adjacent pin-to-pin short
- Pin-to-GND short
- Component open/short faults

# Package 8-pin SOICN with exposed thermal pad (suffix LJ):



#### Not to scale

#### **Description**

The A6211 is a single IC switching regulator that provides constant-current output to drive high-power LEDs. It integrates a high-side N-channel DMOS switch for DC-to-DC step-down (buck) conversion. A true average current is output using a cycle-by-cycle, controlled on-time method.

Output current is user-selectable by an external current sense resistor. Output voltage is automatically adjusted to drive various numbers of LEDs in a single string. This ensures the optimal system efficiency.

LED dimming is accomplished by a direct logic input pulse width modulation (PWM) signal at the enable pin.

The device is provided in a compact 8-pin narrow SOIC package (suffix LJ) with exposed pad for enhanced thermal dissipation. It is lead (Pb) free, with 100% matter tin leadframe plating.

### **Applications:**

- General Illumination
- Scanners and multi-function printers (light bars)
- Architectural lighting
- Industrial Lighting
- Display case lighting / MR16

### **Typical Application Circuit**



### A6211

## Constant-Current 3-Ampere PWM Dimmable Buck Regulator LED Driver

#### **Selection Guide**

| Part Number  | Operating Ambient<br>Temperature, T <sub>A</sub> | Package                              | Packing                    |
|--------------|--------------------------------------------------|--------------------------------------|----------------------------|
| A6211GLJTR-T | -40°C to 105°C                                   | 8-pin SOICN with exposed thermal pad | 3000 pieces per 13-in reel |

#### **Absolute Maximum Ratings**

| Characteristic                | Symbol                             | Notes               | Rating                       | Unit |
|-------------------------------|------------------------------------|---------------------|------------------------------|------|
| Supply Voltage                | V <sub>IN</sub>                    |                     | -0.3 to 50                   | V    |
| Bootstrap Drive Voltage       | V <sub>BOOT</sub>                  |                     | -0.3 to V <sub>IN</sub> +8   | V    |
| Switching Voltage             | V <sub>SW</sub>                    |                     | -1.5 to V <sub>IN</sub> +0.3 | V    |
| Linear Regulator Terminal     | V <sub>CC</sub>                    | VCC to GND          | -0.3 to 14                   | V    |
| Enable and TON Voltage        | V <sub>EN</sub> , V <sub>TON</sub> |                     | -0.3 to V <sub>IN</sub> +0.3 | V    |
| Current Sense Voltage         | V <sub>CS</sub>                    |                     | -0.3 to 7                    | V    |
| Operating Ambient Temperature | T <sub>A</sub>                     | G temperature range | -40 to 105                   | °C   |
| Maximum Junction Temperature  | T <sub>J</sub> (max)               |                     | 150                          | °C   |
| Storage Temperature           | T <sub>stg</sub>                   |                     | -65 to 125                   | °C   |

#### Thermal Characteristics may require derating at maximum conditions, see application information

| Characteristic                                     | Symbol         | Test Conditions*                    | Value | Unit |
|----------------------------------------------------|----------------|-------------------------------------|-------|------|
| Package Thermal Resistance,<br>Junction to Ambient | $R_{	heta JA}$ | 4-layer PCB based on JEDEC standard | 35    | °C/W |
| Package Thermal Resistance,<br>Junction to Pad     | $R_{	heta JP}$ |                                     | 2     | °C/W |

<sup>\*</sup>Additional thermal information available on the Allegro website.

### **Pin-out Diagram**



#### **Terminal List Table**

| Number | Name | Function                                                     |
|--------|------|--------------------------------------------------------------|
| 1      | VIN  | Supply voltage input terminals                               |
| 2      | TON  | Regulator on-time setting resistor terminal                  |
| 3      | EN   | Logic input for Enable and PWM dimming                       |
| 4      | CS   | Drive output current sense feedback                          |
| 5      | VCC  | Internal linear regulator output                             |
| 6      | GND  | Ground terminal                                              |
| 7      | воот | DMOS gate driver bootstrap terminal                          |
| 8      | SW   | Switched output terminals                                    |
| _      | PAD  | Exposed pad for enhanced thermal dissipation; connect to GND |



### **Functional Block Diagram**





## **ELECTRICAL CHARACTERISTICS** Valid at $V_{IN}$ = 24 V, for $T_A$ = -40°C to 105°C, typical values at $T_A$ = 25°C; unless otherwise noted

| Characteristics                                 | Symbol                | Test Conditions                                                                                                                           | Min.  | Тур. | Max. | Unit |
|-------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------|------|------|------|
| Input Supply Voltage                            | V <sub>IN</sub>       | T <sub>A</sub> = 25°C                                                                                                                     | 6     | _    | 48   | V    |
| V <sub>IN</sub> Undervoltage Lockout Threshold  | V <sub>UVLO</sub>     | V <sub>IN</sub> increasing                                                                                                                | -     | 5.3  | -    | V    |
| V <sub>IN</sub> Undervoltage Lockout Hysteresis | V <sub>UVLO_HYS</sub> | V <sub>IN</sub> decreasing                                                                                                                | _     | 150  | _    | mV   |
| VIN Pin Supply Current                          | I <sub>IN</sub>       | V <sub>CS</sub> = 0.5 V, EN = high                                                                                                        | -     | 5    | _    | mA   |
| VIN Pin Shutdown Current                        | I <sub>INSD</sub>     | EN shorted to GND                                                                                                                         | -     | 1    | 10   | μA   |
| BOOT Switch Current Limit Threshold             | I <sub>SWLIM</sub>    |                                                                                                                                           | 3.0   | 4.0  | 5.0  | Α    |
| Buck Switch On-Resistance                       | R <sub>DS(on)</sub>   | $V_{BOOT} = V_{IN} + 4.3 \text{ V}, T_{A} = 25^{\circ}\text{C}, I_{SW} = 1 \text{ A}$                                                     | _     | 0.25 | 0.4  | Ω    |
| BOOT Undervoltage Lockout Threshold             | V <sub>BOOTUV</sub>   | V <sub>BOOT</sub> to V <sub>SW</sub> increasing                                                                                           | 1.7   | 2.9  | 4.3  | V    |
| BOOT Undervoltage Lockout Hysteresis            | V <sub>BOTUVHYS</sub> | V <sub>BOOT</sub> to V <sub>SW</sub> decreasing                                                                                           | _     | 370  | _    | mV   |
| Switching Minimum Off-Time                      | t <sub>OFFmin</sub>   | V <sub>CS</sub> = 0 V                                                                                                                     | -     | 110  | 150  | ns   |
| Switching Minimum On-Time                       | t <sub>ONmin</sub>    |                                                                                                                                           | -     | 110  | 150  | ns   |
| Selected On-Time                                | t <sub>ON</sub>       | $V_{IN}$ = 24 V, $V_{OUT}$ = 12 V, $R_{ON}$ = 137 k $\Omega$                                                                              | 800   | 1000 | 1200 | ns   |
| Regulation Comparator and Error An              | nplifier              |                                                                                                                                           |       |      |      |      |
| Load Current Sense Regulation<br>Threshold      | V <sub>CSREG</sub>    | V <sub>CS</sub> decreasing, SW turns on                                                                                                   | 187.5 | 200  | 210  | mV   |
| Load Current Sense Bias Current                 | I <sub>CSBIAS</sub>   | V <sub>CS</sub> = 0.2 V, EN = low                                                                                                         | _     | 0.9  | -    | μΑ   |
| Internal Linear Regulator                       |                       |                                                                                                                                           |       |      |      |      |
| VCC Regulated Output                            | V <sub>CC</sub>       | 0 mA < $I_{CC}$ < 5 mA, $V_{IN}$ > 6 V                                                                                                    | 5.0   | 5.3  | 5.6  | V    |
| VCC Current Limit*                              | I <sub>CCLIM</sub>    | V <sub>IN</sub> = 24 V, V <sub>CC</sub> = 0 V                                                                                             | 5     | 20   | -    | mA   |
| Enable Input                                    |                       |                                                                                                                                           |       |      |      |      |
| Logic High Voltage                              | V <sub>IH</sub>       | V <sub>EN</sub> increasing                                                                                                                | 1.8   | _    | _    | V    |
| Logic Low Voltage                               | V <sub>IL</sub>       | V <sub>EN</sub> decreasing                                                                                                                | -     | _    | 0.4  | V    |
| EN Pin Pull-down Resistance                     | R <sub>ENPD</sub>     | V <sub>EN</sub> = 5 V                                                                                                                     | -     | 100  | -    | kΩ   |
| Maximum PWM Dimming Off-Time                    | t <sub>PWML</sub>     | Measured while EN = low, during dimming control, and internal references are powered-on (exceeding t <sub>PWML</sub> results in shutdown) | 10    | 17   | -    | ms   |
| Thermal Shutdown                                |                       |                                                                                                                                           |       |      |      |      |
| Thermal Shutdown Threshold                      | T <sub>SD</sub>       |                                                                                                                                           | _     | 165  | _    | °C   |
| Thermal Shutdown Hysteresis                     | T <sub>SDHYS</sub>    |                                                                                                                                           | _     | 25   | _    | °C   |

<sup>\*</sup>The internal linear regulator is not designed to drive an external load



#### **Characteristic Performance**





Figure 1. Startup waveforms from off-state at various input voltages; note that the rise time of the LED current depends on input/output voltages, inductor value, and switching frequency

- Operating conditions: LED voltage = 15 V, LED current = 1.3 A, R<sub>1</sub> = 63.4 kΩ (frequency = 1 MHz in steady state), V<sub>IN</sub> = 19 V (panel 1A), 24 V (panel 1B) and 30 V (panel 1C)
- Oscilloscope settings: CH1 (Red) =  $V_{IN}$  (10 V/div), CH2 (Blue) =  $V_{OUT}$  (10 V/div), CH3 (Green) =  $I_{LED}$  (500 mA/div), CH4 (Yellow) = Enable (5 V/div), time scale = 50  $\mu$ s/div





Panel 2A. Duty cycle = 50% and time scale = 1 ms/div



Panel 2B. Duty cycle = 2% and time scale =  $50 \mu s/div$ 

Figure 2. PWM operation at various duty cycles; note that there is no startup delay during PWM dimming operation

- Operating conditions: at 200 Hz,  $V_{IN}$  = 24 V,  $V_{OUT}$  = 15 V, R1 = 63.4 k $\Omega$ , duty cycle = 50% (panel 2A) and 2% (panel 2B)
- CH1 (Red) =  $V_{IN}$  (10 V/div), CH2 (Blue) =  $V_{OUT}$  (10 V/div), CH3 (Green) = i<sub>LED</sub> (500 mA/div), CH4 (Yellow) = Enable (5 V/div), time scale = 1 ms/div (panel 2A) and 50 µs/div (panel 2B)



6





Figure 3. Efficiency versus LED Current at various LED voltages Operating conditions:  $f_{SW} = 1 \text{ MHz}$ 

Figure 4. Efficiency versus LED Current at various switching frequencies Operating conditions:  $V_{\text{IN}}$  = 12 V,  $V_{\text{OUT}}$  = 5.5 V



Figure 5. Average LED Current versus PWM dimming percentage Operating conditions:  $V_{IN}$  = 12 V,  $V_{OUT}$  = 3.5 V,  $f_{SW}$  = 1 MHz,  $f_{PWM}$  = 200 Hz, L = 10  $\mu$ H



### **Functional Description**

The A6211 is a buck regulator designed for driving a high-current LED string. It utilizes average current mode control to maintain constant LED current and consistent brightness. The LED current level is easily programmable by selection of an external sense resistor, with a value determined as follows:

$$\begin{split} i_{LED} &= V_{CSREG} \, / \, R_{SENSE} \\ where \, V_{CSREG} &= 0.2 \, V \, typical. \end{split}$$

#### **Switching Frequency**

The A6211 operates in fixed on-time mode during switching. The on-time (and hence switching frequency) is programmed using an external resistor connected between the VIN and TON pins, as



Figure 6. Switching Frequency versus R<sub>TON</sub> Resistance

• During SW on-time:  $i_{RIPPLE} = [(V_{IN} - V_{OUT}) / L] \times t_{ON} = [(V_{IN} - V_{OUT}) / L] \times T \times D$  where D =  $t_{ON}$  / T.
• During SW off-time:  $i_{RIPPLE} = [(V_{OUT} - V_D) / L] \times t_{OFF} = [(V_{OUT} - V_D) / L] \times T \times (1 - D)$  Therefore (simplified equation for Output Voltage):  $V_{OUT} = V_{IN} \times D - V_D \times (1 - D)$  If  $V_D << V_{OUT}$ , then  $V_{OUT} \approx V_{IN} \times D$ . More precisely:  $V_{OUT} = (V_{IN} - I_{av} \times R_{DS(on)}) \times D - V_D \times (1 - D) - R_L \times I_{av}$  where  $R_L$  is the resistance of the inductor.

given by the following equation:

$$t_{\text{ON}} = \mathbf{k} \times (R_{\text{ON}} + R_{\text{INT}}) \times (V_{\text{OUT}} / V_{\text{IN}})$$
  
$$f_{\text{SW}} = 1 / [\mathbf{k} \times (R_{\text{ON}} + R_{\text{INT}})]$$

where k = 0.0139, with  $f_{SW}$  in MHz,  $t_{ON}$  in  $\mu$ s, and  $R_{ON}$  and  $R_{INT}$  (internal resistance, 5 k $\Omega$ ) in  $k\Omega$  (see figure 6).

#### **Enable and Dimming**

The IC is activated when a logic high signal is applied to the EN (enable) pin. The buck converter ramps up the LED current to a target level set by RSENSE.

When the EN pin is forced from high to low, the buck converter is turned off, but the IC remains in standby mode for up to 10 ms. If EN goes high again within this period, the LED current is turned on immediately. Active dimming of the LED is achieved by sending a PWM (pulse-width modulation) signal to the EN pin. The resulting LED brightness is proportional to the duty cycle ( $T_{\rm ON}/P{\rm eriod}$ ) of the PWM signal. A practical range for PWM dimming frequency is between 100 Hz (  $P{\rm eriod} = 10$  ms) and 2 kHz. At a 200 Hz PWM frequency, the dimming duty cycle can be varied from 100% down to 1% or lower.

If EN is low for more than 17 ms, the IC enters shutdown mode to reduce power consumption. The next high signal on EN will initialize a full startup sequence, which includes a startup delay of approximately 130  $\mu$ s. This startup delay is not present during PWM operation.

The EN pin is high-voltage tolerant and can be directly connected to a power supply. However, if EN is higher than the  $V_{\rm IN}$  voltage



Figure 7. Simplified buck controller equations, and reference circuit and waveforms



at any time, a series resistor (1  $k\Omega$ ) is required to limit the current flowing into the EN pin. This series resistor is not necessary if EN is driven from a logic input.

#### **PWM Dimming Ratio**

The brightness of the LED string can be reduced by adjusting the PWM duty cycle at the EN pin as follows:

Dimming ratio = PWM on-time / PWM period

For example, by selecting a PWM period of 5 ms (200 Hz PWM frequency) and a PWM on-time of 50  $\mu$ s, a dimming ratio of 1% can be achieved.

In an actual application, the minimum dimming ratio is determined by various system parameters, including:  $V_{\rm IN}, V_{\rm OUT}$ , inductance, LED current, switching frequency, and PWM frequency. As a general guideline, the minimum PWM on-time should be kept at 50  $\mu$ s or longer. A shorter PWM on-time is acceptable under more favorable operating conditions.

#### **Output Voltage and Duty Cycle**

Figure 7 provides simplified equations for approximating output voltage. Essentially, the output voltage of a buck converter is approximately given as:

$$\begin{aligned} V_{\rm OUT} &= V_{\rm IN} \times D - V_{\rm D1} \times (1-D) \approx V_{\rm IN} \times D, \text{ if } V_{\rm D1} &<< V_{\rm IN} \\ D &= t_{\rm ON} / (t_{\rm ON} + t_{\rm OFF}) \end{aligned}$$

where D is the duty cycle, and  $V_{D1}$  is the forward drop of the Schottky diode D1 (typically under 0.5 V).



Figure 8. Minimum and Maximum Output Voltage versus Switching Frequency ( $V_{IN}$  = 24 V,  $i_{LED}$  = 2 A, minimum  $t_{ON}$  and  $t_{OFF}$  = 150 ns)

#### **Minimum and Maximum Output Voltages**

For a given input voltage, the maximum output voltage depends on the switching frequency and minimum  $t_{OFF}$ . For example, if  $t_{OFF}(\text{min}) = 150$  ns and  $f_{SW} = 1$  MHz, then the maximum duty cycle is 85%. So for a 24 V input, the maximum output is 20.3 V. This means up to 6 LEDs can be operated in series, assuming  $V_f = 3.3$  V or less for each LED.

The minimum output voltage depends on minimum  $t_{ON}$  and switching frequency. For example, if the minimum  $t_{ON}$  = 150 ns and  $f_{SW}$  = 1 MHz, then the minimum duty cycle is 15%. That means with  $V_{IN}$  = 24 V, the minimum  $V_{OUT}$  = 3.2 V (one LED).

To a lesser degree, the output voltage is also affected by other factors such as LED current, on-resistance of the high-side switch, DCR of the inductor, and forward drop of the low-side diode. The more precise equation is shown in figure 7.

As a general rule, switching at lower frequencies allows a wider range of  $V_{OUT}$ , and hence more flexible LED configurations. This is shown in figure 8.

Figure 8 shows how the minimum and maximum output voltages vary with LED current (assuming  $R_{DS(on)} = 0.4 \Omega$ , inductor DCR = 0.1  $\Omega$ , and diode  $V_f = 0.6 V$ ).

If the required output voltage is lower than that permitted by the minimum  $t_{\rm ON}$ , the controller will automatically extend the  $t_{\rm OFF}$ , in order to maintain the correct duty cycle. This means that the switching frequency will drop lower when necessary, while the LED current is kept in regulation at all times.



Figure 9. Minimum and Maximum Output Voltage versus  $i_{LED}$  current  $(V_{IN} = 9 \text{ V}, f_{SW} = 1 \text{ MHz}, \text{ minimum } t_{ON} \text{ and } t_{OFF} = 150 \text{ ns})$ 



9

#### **Thermal Budgeting**

The A6211 is capable of supplying a 3 A current through its high-side switch. However, depending on the duty cycle, the conduction loss in the high-side switch may cause the package to overheat. Therefore care must be taken to ensure the total power loss of package is within budget. For example, if the maximum temperature rise allowed is  $\Delta T=50~K$  at the device case surface, then the maximum power dissipation of the IC is 1.4 W. Assuming the maximum  $R_{DS(on)}=0.4~\Omega$  and a duty cycle of 85%, then the maximum LED current is limited to 2 A approximately. At a lower duty cycle, the LED current can be higher.

#### **Fault Handling**

The A6211 is designed to handle the following faults:

- Pin-to-ground short
- Pin-to-neighboring pin short
- Pin open
- External component open or short
- Output short to GND

The waveform in figure 10 illustrates how the A6211 responds in the case in which the current sense resistor or the CS pin is shorted to GND. Note that the SW pin overcurrent protection is tripped at around 3.75 A, and the part shuts down immediately. The part then goes through startup retry after approximately 380 µs of cool-down period.

#### **Component Selections**

The inductor is often the most critical component in a buck converter. Follow the procedure below to derive the correct param-



Figure 10. A6211 overcurrent protection tripped in the case of a fault caused by the sense resistor pin shorted to ground; shows switch node,  $V_{SW}$  (ch1, 10 V/div.), output voltage,  $V_{OUT}$  (ch2, 10 V/div.), LED current,  $i_{LED}$  (ch3, 1 A/div.), t = 100  $\mu s$ /div.

eters for the inductor:

1. Determine the saturation current of the inductor. This can be done by simply adding 20% to the average LED current:

$$i_{\text{SAT}} \ge i_{\text{LED}} \times 1.2$$
.

2. Determine the ripple current amplitude (peak-to-peak value). As a general rule, ripple current should be kept between 10% and 30% of the average LED current:

$$0.1 < i_{\text{RIPPLE}(pk-pk)} / i_{\text{LED}} < 0.3$$
.

3. Calculate the inductance based on the following equations:

$$L = (V_{\rm IN} - V_{\rm OUT}) \times D \times T / i_{\rm RIPPLE} \text{ , and}$$
 
$$D = (V_{\rm OUT} + V_{\rm D1}) / (V_{\rm IN} + V_{\rm D1}) \text{ ,}$$

where

D is the duty cycle,

T is the period  $1/f_{SW}$ , and

V<sub>D1</sub> is the forward voltage drop of the Schottky diode D1 (see figure 7).

#### **Inductor Selection Chart**

The chart in figure 11 summarizes the relationship between LED current, switching frequency, and inductor value. Based on this chart: Assuming LED current = 2 A and  $f_{SW}\!=\!1$  MHz, then the minimum inductance required is  $L=10~\mu H$  in order to keep the ripple current at 30% or lower. (Note:  $V_{OUT}\!=\!V_{IN}/2$  is the worst case for ripple current). If the switching frequency is lower, then either a larger inductance must be used, or the ripple current requirement has to be relaxed.



Figure 11. Inductance selection based on  $I_{LED}$  and  $f_{SW}$ ;  $V_{IN}$  = 24 V,  $V_{OUT}$  = 12 V, ripple current = 30%

#### **Additional Notes on Ripple Current**

- For stability, pick the inductor and switching frequency to ensure the lowest inductor ripple current percentage is at least 12.5% during worst case (at the lowest  $V_{IN}$ ).
- There is no hard limit on the highest ripple current percentage allowed. A 60% ripple current is still acceptable, as long as both the inductor and LEDs can handle the peak current (average current  $\times$  1.3 in this case). However, care must be taken to ensure the valley of the inductor ripple current never drops to zero at the highest input voltage (which implies a 200% ripple current).
- In general, allowing a higher ripple current percentage enables lower-inductance inductors to be used, which results in smaller size and lower cost. The only down-side is the core loss of the inductor increases with larger ripple currents. But this is typically a small factor.
- If lower ripple current is required for the LED string, one solution is to add a small capacitor (such as  $2.2~\mu F$ ) across the LED string from LED+ to LED-. In this case, the inductor ripple current remains high while the LED ripple current is greatly reduced.

#### **Output Filter Capacitor**

The A6211 is designed to operate without an output filter capacitor, in order to save cost. Adding a large output capacitor is not recommended.

In some applications, it may be required to add a small filter capacitor (up to several  $\mu F$ ) across the LED string (between LED+ and LED-) to reduce output ripple voltage and current. It is important to note that:

- The effectiveness of this filter capacitor depends on many factors, such as: switching frequency, inductors used, PCB layout, LED voltage and current, and so forth.
- The addition of this filter capacitor introduces a longer delay in LED current during PWM dimming operation. Therefore the maximum PWM dimming ratio is reduced.
- The filter capacitor should NOT be connected between LED+ and GND. Doing so may create instability because the control loop must detect a certain amount of ripple current at the CS pin for regulation.



Without output capacitor: Ripple current through LED string is proportional to ripple voltage at CS pin.



With a small capacitor across LED string: Ripple current through LED string is reduced, while ripple voltage at CS pin remains high.

Figure 12. Ripple current and voltage, with and without shunt capacitor





Panel 13A. Operation without using any output capacitor across the LED string



Panel 13B. Operation with a 0.68  $\mu\text{F}$  ceramic capacitor connected across the LED string

Figure 13. Waveforms showing the effects of adding a small filter capacitor across the LED string

- Operating conditions: at 200 Hz,  $V_{IN}$  = 24 V,  $V_{OUT}$  = 15 V,  $f_{SW}$  = 500 kHz, L = 10  $\mu$ H, duty cycle = 50%
- CH1 (Red) =  $V_{IN}$  (10 V/div), CH2 (Blue) =  $V_{OUT}$  (10 V/div), CH3 (Green) =  $i_{LED}$  (500 mA/div), CH4 (Yellow) = Enable (5 V/div), time scale = 1 ms/div



#### **Application Circuit**

The application circuit in figure 14 shows a design for driving a 15 V LED string at 1.3 A (set by  $R_{SENSE}$ ). The switching frequency is 500 kHz, as set by R1. A 0.68  $\mu F$  ceramic capacitor is added across the LED string to reduce the ripple current through the LEDs (as shown in figure 13B).



Figure 14. Application circuit diagram

#### **Suggested Components**

| Symbol             | Part Number        | Manufacturer     |
|--------------------|--------------------|------------------|
| C1                 | EMZA500ADA470MF80G | United Chemi-Con |
| C2                 | UMK316BJ475KL-T    | Taiyo Yuden      |
| L1                 | NR8040T100M        | Taiyo Yuden      |
| D1                 | B250A-13-F         | Diodes, Inc.     |
| R <sub>SENSE</sub> | RL1632R-R150-F     | Susumu           |



#### **Component Placement and PCB Layout Guidelines**

PCB layout is critical in designing any switching regulator. A good layout reduces emitted noise from the switching device, and ensures better thermal performance and higher efficiency. The following guidelines help to obtain a high quality PCB layout. Figure 15 shows an example for components placement. Figure 16 shows the three critical current loops that should be minimized and connected by relatively wide traces.

- 1) When the upper FET (integrated inside the A6211) is on, current flows from the input supply/capacitors, through the upper FET, into the load via the output inductor, and back to ground as shown in loop 1. This loop should have relatively wide traces. Ideally this connection is made on both the top (component) layer and via the ground plane.
- 2) When the upper FET is off, free-wheeling current flows from ground through the asynchronous diode D1, into the load via the output inductor, and back to ground as shown in loop 2. This loop should also be minimized and have relatively wide traces. Ideally this connection is made on both the top (component) layer and via the ground plane.
- 3) The highest di/dt occurs at the instant the upper FET turns on and the asynchronous diode D1 undergoes reverse recovery as

shown in loop 3. The ceramic input capacitors C2 must deliver this high instantaneous current. C1 (electrolytic capacitor) should not be too far off C2. Therefore, the loop from the ceramic input capacitor through the upper FET and asynchronous diode to ground should be minimized. Ideally this connection is made on both the top (component) layer and via the ground plane.

4) The voltage on the SW node (pin 8) transitions from 0 V to  $V_{\rm IN}$  very quickly and may cause noise issues. It is best to place the asynchronous diode and output inductor close to the A6211 to minimize the size of the SW polygon.

Keep sensitive analog signals (CS, and R1 of switching frequency setting) away from the SW polygon.

- 6) For accurate current sensing, the LED current sense resistor  $R_{SENSE}$  should be placed close to the IC.
- 7) Place the boot strap capacitor C4 near the BOOT node (pin 7) and keep the routing to this capacitor short.
- 8) When routing the input and output capacitors (C1, C2, and C3 if used), use multiple vias to the ground plane and place the vias as close as possible to the A6211 pads.
- 9) To minimize PCB losses and improve system efficiency, the input (VIN) and output (VOUT) traces should be wide and duplicated on multiple layers, if possible.



Figure 15. Example layout for the A6211 evaluation board



Figure 16. Three different current loops in a buck converter



### A6211

### Constant-Current 3-Ampere PWM Dimmable Buck Regulator LED Driver

- 10) To improve thermal performance, use multiple layers for GND. Place as many vias as possible to the ground plane around the anode of the asynchronous diode.
- 11) The thermal pad under the A6211 must connect to the ground plane using multiple vias. More vias will insure lower operating temperature and higher efficiency.
- 12) Connection to the LED array should be kept short. Excessively long wires can cause ringing or oscillation. When the LED array is separated from the converter board and an output capacitor is used, the capacitor should be placed on the converter board to reduce the effect of stray inductance from long wires.



# Package LJ, 8-Pin Narrow SOIC with Exposed Thermal Pad







For Reference Only; not for tooling use (reference MS-012BA) Dimensions in millimeters

Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown

A Terminal #1 mark area

Exposed thermal pad (bottom surface); dimensions may vary with device

Reference land pattern layout (reference IPC7351 SOIC127P600X175-9AM): all pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances, when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5)



A6211

### Constant-Current 3-Ampere PWM Dimmable **Buck Regulator LED Driver**

Copyright ©2010-2012, Allegro MicroSystems, Inc.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

