# Shuai Zhang

100 N Hearthstone Way, Chandler, AZ | resume.shuainium.com | hello@shuainium.com | (608) 421-0730

## **EDUCATION**

Columbia University New York, NY M.S. Computer Engineering Dec 2022

GPA: 3.5 / 4.0

University of Wisconsin-Madison Madison, WI May 2021

B.S. Electrical Engineering & B.S. Computer Science

GPA: 3.6 / 4.0

#### PROFESSIONAL EXPERIENCE

Chandler, AZ Arm Inc. Apr 2024 - Sep 2025 Engineer

- Owned verification of the Request Node (RNID) module in the Arm Coherent Mesh Network.
- Collaborated with the RTL team to develop detailed test plans for new CMN features.
- Coordinated with the top-level team to ensure regression stability and health.
- Developed unit-level UVM testbenches for RNID functional verification.
- Investigated and debugged regression failures in RNID, CCG, and top-level environments.
- Defined and implemented functional and statistical coverage metrics, driving coverage closure.

Arm Inc. Chandler, AZ Graduate Verification Engineer Feb 2023 - Mar 2024

- Developing comprehensive verification strategies for the CPU memory system
- Constructing System Verilog/UVM and formal testbenches for CPU memsys functional verification
- Developing and improving stimulus, test cases, testbench checkers and System Verilog assertions
- Debugging regression failures in simulation and formal and report bugs in the design under test
- Defining and implementing functional and statistical coverage and improving the testbench for coverage closure

Arm Inc. Chandler, AZ May 2022 - Aug 2022

CPU Verification Engineer Intern

- Migrated event/trace-based verification workflow from A class CPU to M class CPU
- Captured memory system RTL signal and compiled the signal into linked events
- Traced memory transaction events, and visualized them in an intuitive manner for easier debugging

Arm Inc. Chandler, AZ May 2021 - Aug 2021

CPU Verification Engineer Intern

- Optimized run-time performance of interrupt controller testbench
- Identified performance bottleneck and enhanced UVM testbench resource utilization
- Collaborated and Improved workflow efficiency by reducing testbench runtime overhead by 25%

# RESEARCH EXPERIENCE

### Columbia University: Creative Machines lab

Jun 2020 - Dec 2020

- Contributed to an open-source research group focused on ultrasonic flaw detection systems.
- Customized embedded system functions, including ADC/DAC, data flow, and data processing.
- Optimized microcontroller code for improved run-time performance.

# University of Wisconsin - Madison: Photonics lab

Apr 2019 - May 2021

- Contributed to a research group developing an ML-based magnetic levitation system.
- Collaborated on embedded system data acquisition and digital signal processing.
- Enhanced control system and circuitry, achieving a 10x reduction in response time overhead.

## TECHNICAL SKILLS

**Programming Skills** Verilog / SystemVerilog, Python, C / C++, Java, CUDA, MATLAB **EDA Tools** QuestaSim / Visualizer, QuestaFormal, Quartus, Vivado, DVT, Verdi

**Computer Skills** Linux, Git, VS Code