

Data sheet acquired from Harris Semiconductor SCHS027C – Revised February 2004

# **CD4017B, CD4022B Types**

## **CMOS Counter/Dividers**

High-Voltage Types (20-Volt Rating)
CD4017B—Decade Counter with
10 Decoded Outputs

CD4022B—Octal Counter with 8 Decoded Outputs

■ CD4017B and CD4022B are 5stage and 4-stage Johnson counters having 10 and 8 decoded outputs, respectively. Inputs include a CLOCK, a RESET, and a CLOCK INHIBIT signal. Schmitt trigger action in the CLOCK input circuit provides pulse shaping that allows unlimited clock input pulse rise and fall times.

These counters are advanced one count at the positive clock signal transition if the CLOCK INHIBIT signal is low. Counter advancement via the clock line is inhibited when the CLOCK INHIBIT signal is high. A high RESET signal clears the counter to its zero count. Use of the Johnson counter configuration permits high-speed operation, 2-input decode-gating and spike-free decoded outputs. Anti-lock gating is provided, thus assuring proper counting sequence. The decoded outputs are normally low and go high only at their respective decoded time slot. Each decoded output remains high for one full clock cycle. A CARRY-OUT signal completes one cycle every 10 clock input cycles in the CD4017B or every 8 clock input cycles in the CD4022B and is used to ripple-clock the succeeding device in a multi-device counting chain.

#### Features:

- Fully static operation
- Medium-speed operation . . .10 MHz (typ.) at V<sub>DD</sub> = 10 V
- Standardized, symmetrical output characteristics
  - 100% tested for quiescent current at 20 V
- = 5-V, 10-V, and 15-V parametric ratings
- Meets all requirements of JEDEC Tentative Standard No. 13A, "Standard Specifications for Description of 'B' Series CMOS Devices"

#### Applications:

- Decade counter/decimal decode display (CD4017B)
- Binary counter/decoder
- Frequency division
- Counter control/timers
- Divide-by-N counting
- For further application information, see ICAN-6166 "COS/MOS MSI Counter and Register Design and Applications"

The CD4017B and CD4022B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic package (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes). The CD4017B types also are supplied in 16-lead small-outline packages (M and M96 suffixes).

# CLOCK 14 4 "2" 50 CLOCK 13 7 "3" 4 "2" 50 CLOCK 13 1NH 181T 15 10 "4" 1 "5" 0 CLOCK 13 1NH 181T 15 10 "4" 1 "5" 0 CLOCK 13 1NH 181T 15 10 "4" 1 "5" 0 CLOCK 13 1NH 181T 15 10 "4" 1 "5" 0 CLOCK 13 1NH 181T 15 10 "4" 1 "5" 0 CLOCK 13 1NH 181T 15 10 "4" 1 "5" 0 CLOCK 13 1NH 181T 15 10 "4" 1 "5" 0 CLOCK 13 1NH 181T 15 10 "4" 1 "5" 0 CLOCK 13 1NH 181T 15 10 "5" 0 CLOCK 13 1NH 181T 15 10 CLOCK 13 1NH 181T 15 1NH 181T 15 10 CLOCK 13 1NH 181T



#### RECOMMENDED OPERATING CONDITIONS

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTICS                                                       | V <sub>DD</sub> | LIN               | UNITS                  |      |
|-----------------------------------------------------------------------|-----------------|-------------------|------------------------|------|
|                                                                       | (V)             | Min.              | Max.                   |      |
| Supply-Voltage Range (For $T_A$ = Full Package-<br>Temperature Range) |                 | 3                 | 18                     | v    |
| Clock Input Frequency, f <sub>CL</sub>                                | 5<br>10<br>15   | -<br>-<br>-       | 2.5<br>5<br>5.5        | MHz  |
| Clock Pulse Width, t <sub>W</sub>                                     | 5<br>10<br>15   | 200<br>90<br>60   | <del>-</del> -         | . ns |
| Clock Rise & Fall Time, t <sub>rCL</sub> , t <sub>fCL</sub>           | 5<br>10<br>15   | UNLII             | MITED*                 | 3.   |
| Clock Inhibit Setup Time, t <sub>s</sub>                              | 5<br>10<br>15   | 230<br>100<br>70  | <del>-</del><br>-<br>- | ns   |
| Reset Pulse Width, t <sub>RW</sub>                                    | 5<br>10<br>15   | 260<br>110<br>60  | -<br>-                 | ns   |
| Reset Removal Time, t <sub>rem</sub>                                  | 5<br>10<br>15   | 400<br>280<br>150 | -<br>-<br>-            | ns , |

<sup>\*</sup>Only if Pin 14 is used as the clock input. If Pin 13 is used as the clock input and Pin 14 is tied high (for advancing count on negative transition of the clock), rise and fall time should be  $\leq$  15  $\mu$ s.



TOP VIEW
CD4017B
TERMINAL DIAGRAM



TOP VIEW

NC - no connection

CD4022B

TERMINAL DIAGRAM





Fig. 3 – Logic diagram for CD40228.

| MAXIMUM RATINGS, Absolute-Maximum Values:                                  |
|----------------------------------------------------------------------------|
| DC SUPPLY-VOLTAGE RANGE, (V <sub>DD</sub> )                                |
| Voltages referenced to VSS Terminal)0.5V to +20V                           |
| INPUT VOLTAGE RANGE, ALL INPUTS0.5V to V <sub>DD</sub> +0.5V               |
| DC INPUT CURRENT, ANY ONE INPUT ±10mA                                      |
| POWER DISSIPATION PER PACKAGE (PD):                                        |
| For T <sub>A</sub> = -55°C to +100°C                                       |
| For T <sub>A</sub> = +100°C to +125°C Derate Linearity at 12mW/°C to 200mW |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                   |
| FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types)                |
| OPERATING-TEMPERATURE RANGE (T <sub>A</sub> )55°C to +125°C                |
| STORAGE TEMPERATURE RANGE (Tstg)65°C to +150°C                             |
| LEAD TEMPERATURE (DURING SOLDERING):                                       |
| At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm) from case for 10s max         |



Fig. 5— Typical output low (sink) current characteristics.



Fig. 6— Minimum output low (sink) current characteristics,

# Characteristics. DRAIN-TO-SOURCE VOLTAGE (VDS)-V -15 -10 -5 AMBIENT TEMPERATURE (Ta)-23°C GATE-TO-SOURCE VOLTAGE (VGS)-5V -10 -10 T) -10 V -10 V

Fig. 7— Typical output high (source) current characteristics.



Fig. 8— Minimum output high (source) current characteristics.

#### STATIC ELECTRICAL CHARACTERISTICS

| CHARAC-<br>TERISTIC     | CONDITIONS     |      |          | Lit   | MITS AT | INDICAT | IPERAT | UN I T |                   |      |    |
|-------------------------|----------------|------|----------|-------|---------|---------|--------|--------|-------------------|------|----|
|                         | v <sub>o</sub> | VIN  | $v_{DD}$ |       |         |         |        | +25    |                   | _    | S  |
|                         | (V)            | (V)  | (V)      | -55   | -40     | +85     | +125   | Min.   | Тур.              | Max. |    |
| Quiescent               | _              | 0,5  | 5        | 5     | 5       | 150     | 150    | _      | 0.04              | 5    |    |
| Device                  |                | 0,10 | 10       | 10    | 10      | 300     | 300    |        | 0.04              | 10   | μА |
| Current, IDD Max.       | _              | 0,15 | 15       | 20    | 20      | 600     | 600    |        | 0.04              | 20   |    |
| ישויי טטיי              | -              | 0,20 | 20       | 100   | 100     | 3000    | 3000   | -      | 0.08              | 100  |    |
| Output Low              | 0.4            | 0,5  | 5        | 0.64  | 0.61    | 0.42    | 0.36   | 0.51   | 1                 | _    |    |
| (Sink) Current          | 0.5            | 0,10 | 10       | 1.6   | 1.5     | 1.1     | 0.9    | 1.3    | 2.6               | -    |    |
| I <sub>OL</sub> Min.    | 1.5            | 0,15 | 15       | 4.2   | 4       | 2.8     | 2.4    | 3.4    | 6.8               | _    |    |
| Output High             | 4.6            | 0,5  | 5        | -0.64 | -0.61   | -0.42   | -0.36  | -0.51  | -1                | _    | mΑ |
| (Source)                | 2.5            | 0,5  | 5        | -2    | -1.8    | -1.3    | -1.15  | -1.6   | -3.2              | _    |    |
| Current,<br>IOH Min.    | 9.5            | 0,10 | 10       | -1.6  | -1.5    | -1.1    | -0.9   | -1.3   | -2.6              | -    |    |
|                         | 13.5           | 0,15 | 15       | -4.2  | -4      | -2.8    | -2.4   | -3.4   | -6.8              | -    |    |
| Output Voltage:         |                | 0,5  | 5        |       | 0       | .05     | -      | 0      | 0.05              |      |    |
| Low-Level,              |                | 0,10 | 10       |       | 0       | .05     |        | 0      | 0.05              |      |    |
| VOL Max.                | -              | 0,15 | 15       |       | 0       | .05     | _      | 0      | 0.05              | v    |    |
| Output                  | -              | 0,5  | 5        |       | 4       | .95     | 4.95   | 5      | _                 |      |    |
| Voltage:                |                | 0,10 | 10       |       | 9       | .95     |        | 9.95   | 10                | I    |    |
| High-Level,<br>VOH Min. | -              | 0,15 | 15       |       | 14      | .95     |        | 14.95  | 15                | . –  |    |
|                         | 0.5,4.5        | _    | 5        |       |         | 1.5     |        | -      | _                 | 1.5  |    |
| Input Low<br>Voltage    | 1,9            | _    | 10       |       |         | 3       |        | -      | _                 | 3    |    |
| VIL Max.                | 1.5,13.5       | _    | 15       |       |         | 4       |        |        | _                 | 4    | v  |
| Input High              | 0.5,4.5        | -    | 5        |       |         | 3.5     |        | 3.5    | _                 | _    |    |
| Voltage,                | 1,9            | _    | 10       |       |         | 7       |        |        |                   |      |    |
| V <sub>EH</sub> Min.    | 1.5,13.5       | -    | 15       |       |         | 11      |        | 11     | _                 | _    |    |
| Input Current           | _              | 0,18 | 18       | ±0.1  | ±0.1    | ±1      | ±1     | _      | ±10 <sup>-5</sup> | ±0.1 | μΑ |

# DYNAMIC ELECTRICAL CHARACTERISTICS

At T<sub>A</sub> = 25°C, Input t<sub>r</sub>, t<sub>f</sub> = 20 ns, C<sub>L</sub> = 50 pF, R<sub>L</sub> = 200 k $\Omega$ 

| CHARACTERISTIC                                                                    | CONDITIONS          |                   | LIMITS           |                    |       |  |  |
|-----------------------------------------------------------------------------------|---------------------|-------------------|------------------|--------------------|-------|--|--|
| •                                                                                 | V <sub>DD</sub> (V) | Min.              | Тур              | Max.               | UNITS |  |  |
| CLOCKED OPERATION                                                                 |                     |                   |                  |                    |       |  |  |
|                                                                                   | 5                   | _                 | 325              | 650                |       |  |  |
| Propagation Delay Time, tpHL, tpLH Decode Out                                     | 10<br>15            | _<br>_            | 135<br>85        | 270<br>170         | ns    |  |  |
| Carry Out                                                                         | 5<br>10<br>15       | _<br>             | 300<br>125<br>80 | 600<br>250<br>160  |       |  |  |
| Transition Time, t <sub>THL</sub> , t <sub>TLH</sub> Carry Out or Decode Out Line | 5<br>10<br>15       | -<br>-<br>-       | 100<br>50<br>40  | 200<br>100<br>80   | ns    |  |  |
| Maximum Clock Input Frequency, fCL*                                               | 5<br>10<br>15       | 2.5<br>5<br>5.5   | 5<br>10<br>11    | _<br>_<br>_        | MHz   |  |  |
| Minimum Clock Pulse Width, tw                                                     | 5<br>10<br>15       |                   | 100<br>45<br>30  | 200<br>90<br>60    | ns    |  |  |
| Clock Rise or Fall Time, t <sub>r</sub> CL, t <sub>f</sub> CL                     | 5, 10, 15           | UNL               | .IMIT            | ED                 |       |  |  |
| Minimum Clock Inhibit<br>to Clock Setup Time, t <sub>S</sub>                      | 5<br>10<br>15       | <del>-</del><br>- | 115<br>50<br>35  | 230<br>100<br>70   | ns    |  |  |
| Input Capacitance, C <sub>IN</sub>                                                | Any Input           | _                 | 5                | _                  | pF    |  |  |
| RESET OPERATION                                                                   |                     |                   |                  |                    |       |  |  |
| Propagation Delay Time, tpHL, tpLH<br>Carry Out or Decode Out Lines               | 5<br>10<br>15       | -<br>-            | 265<br>115<br>85 | 530<br>230<br>170  | ns    |  |  |
| Minimum Reset Pulse Width, t <sub>W</sub>                                         | 5<br>10<br>15       |                   | 130<br>55<br>30  | 260<br>110<br>60   | ns    |  |  |
| Minimum Reset Removal Time                                                        | 5<br>10<br>15       | -                 | 140              | 4.00<br>280<br>150 | ns    |  |  |

<sup>\*</sup> Measured with respect to carry output line.



Fig. 9 - Propagation delay, setup, and reset removel time waveforms.



Fig. 10 — Typical transition time as a function of load capacitance.



Fig. 11 — Typical propagation delay time as a function of load capacitance (clock to decode output).



Fig. 12 — Typical propagation delay time as a function of load capacitance (clock to carry-out).



Fig. 13 – Typical dyanamic power dissipation as a function of clock input frequency.





Fig. 17 - Dynamic power dissipation test circuit.

Fig. 18 - Divide by N counter (N ≤ 10) with N decoded outputs.



Fig. 16 - Input-voltage test sircult.

When the Nth decoded output is reached (Nth clock pulse) the S-R flip flop (constructed from two NOR gates of the CD4001B) generates a reset pulse which clears the CD4017B or CD4022B to its zero count. At this time, if the Nth decoded output is greater than or equal to 8 in the CD-4017B or 5 in the CD4022B, the COUT line goes high to clock the next CD4017B or CD-4022B counter section. The "0" decoded output also goes high at this time. Coincidence of the clock low and decoded "0" output low resets the S-R flip flop to enable the CD4017B or CD4022B. If the Nth decoded output is less than 6 (C()4(-17B) or 5 (CD4022B), the COUT line will not go high and, therefore, cannot be used, in this case "0" decoded output may be used to perform the clocking function for the next counter.



Fig. 19 - Cascading the CD4017B.

#### CHIP DIMENSIONS AND PAD LAYOUTS





CD4017BH

CD4022BH

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils (10<sup>-3</sup> inch).

www.ti.com

.com 18-Nov-2023

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| CD4017BE         | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4017BE                | Samples |
| CD4017BEE4       | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4017BE                | Samples |
| CD4017BF         | ACTIVE     | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4017BF                | Samples |
| CD4017BF3A       | ACTIVE     | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4017BF3A              | Samples |
| CD4017BM96       | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4017BM                | Samples |
| CD4017BM96G4     | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4017BM                | Samples |
| CD4017BNSR       | ACTIVE     | SO           | NS                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4017B                 | Samples |
| CD4017BPWR       | ACTIVE     | TSSOP        | PW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM017B                  | Samples |
| CD4017BPWRE4     | ACTIVE     | TSSOP        | PW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM017B                  | Samples |
| CD4022BE         | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4022BE                | Samples |
| CD4022BEE4       | ACTIVE     | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4022BE                | Samples |
| CD4022BF         | ACTIVE     | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4022BF                | Samples |
| CD4022BF3A       | ACTIVE     | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4022BF3A              | Samples |
| CD4022BNSR       | ACTIVE     | SO           | NS                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4022B                 | Samples |
| CD4022BPW        | LIFEBUY    | TSSOP        | PW                 | 16   | 90             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM022B                  |         |
| CD4022BPWR       | ACTIVE     | TSSOP        | PW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM022B                  | Samples |
| JM38510/05651BEA | ACTIVE     | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>05651BEA    | Samples |
| M38510/05651BEA  | ACTIVE     | CDIP         | J                  | 16   | 25             | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>05651BEA    | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

### PACKAGE OPTION ADDENDUM

www.ti.com 18-Nov-2023

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4017B, CD4017B-MIL, CD4022B, CD4022B-MIL:

Catalog: CD4017B, CD4022B

Military: CD4017B-MIL, CD4022B-MIL

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# **PACKAGE OPTION ADDENDUM**

www.ti.com 18-Nov-2023

• Military - QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Aug-2023

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD4017BM96 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| CD4017BNSR | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| CD4017BPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CD4022BNSR | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| CD4022BPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 25-Aug-2023



#### \*All dimensions are nominal

| 7 til dilliciololio ale Homiliai |              |                 |      |      |             |            |             |
|----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| CD4017BM96                       | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| CD4017BNSR                       | so           | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| CD4017BPWR                       | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| CD4022BNSR                       | so           | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| CD4022BPWR                       | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Aug-2023

#### **TUBE**



\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD4017BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4017BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4017BEE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4017BEE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4022BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4022BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4022BEE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4022BEE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4022BPW  | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

# D (R-PDS0-G16)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOP



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOF



#### NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOF



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated