### **Product Data Sheet**



Model no: 20J6

**Version 1.1** 

MicroJet Technology Co., Ltd.

# **Product Specifications**

**Sensor Specifications** 

| sensor specificati | Туре                      | CMOS camera module (OV 9650 INSIDE)      |  |  |
|--------------------|---------------------------|------------------------------------------|--|--|
|                    | Active Array Size         | 1300*1028 pixels                         |  |  |
|                    | Core                      | 1.8VDC±10%                               |  |  |
| Power Supply       | Analog                    | 2.45 to 2.8 VDC                          |  |  |
|                    | I/O                       | 2.5V to3.3 DC                            |  |  |
| Power              | Active                    | 50mW(15 fps, no I/O power)               |  |  |
| Requirements       | Standby                   | 30 μ W                                   |  |  |
| Temperature        | Operation                 | -20°C to 70°C                            |  |  |
| Range              | Stable Image              | 0°C to 50°C                              |  |  |
|                    |                           | YUV/YCbCr 4:2:2                          |  |  |
|                    | Output Format (8-bit)     | GRB 4:2:2                                |  |  |
|                    |                           | Raw RGB Data                             |  |  |
|                    | SXGA                      | 15fps                                    |  |  |
| Maximum Image      | VGA                       | 30fps                                    |  |  |
| Transfer Rate      | QVGA,QQVGA,CIF            | 60fps                                    |  |  |
|                    | QCIF,QQCIF                | 120fps                                   |  |  |
|                    | Sensitivity               | 0.9V/Lux-sec                             |  |  |
|                    | S/N Ratio                 | 40 dB                                    |  |  |
|                    | Dynamic Range             | 62 dB                                    |  |  |
|                    | Scan Mode                 | Progressive                              |  |  |
|                    | Maximum Exposure interval | $1050 \times t_{ROW}$                    |  |  |
| AND A PU B         | Gamma Correction          | Programmable                             |  |  |
|                    | Pixel Size                | $3.18 \mu\text{m*}3.18 \mu\text{m}$      |  |  |
|                    | Dark Current              | $30 \text{mV/s}$ at $60^{\circ}\text{C}$ |  |  |
|                    | Well Capacity             | 28Ke                                     |  |  |
|                    | Fixed Pattern Noise       | <0.03% of V <sub>PEAK TO PEAK</sub>      |  |  |
|                    | Image Area                | 4.13mm*3.28mm                            |  |  |
|                    | Package Dimensions        | 5095 μ m*5715 μ m                        |  |  |

**Optical Specifications** 

| Parameter                      | Specification                  |  |  |
|--------------------------------|--------------------------------|--|--|
| raidilletei                    | Specification                  |  |  |
| Lens Elements                  | 3 GROUP(1G+2P)                 |  |  |
| Viewing Angle                  | 57.50° diagonal                |  |  |
| Focal Length                   | 4.85 mm                        |  |  |
| F Number                       | 2.8                            |  |  |
| IR-CUT Coating                 | IR cut Included ( 650+/-10nm ) |  |  |
| TV Distortion                  | Under 1.0%                     |  |  |
| Effective photography distance | 30cm~infinity                  |  |  |

## Pin description

| Pin Location | Name   | Pin Type                  | Function/Description                                                                                    |  |  |  |
|--------------|--------|---------------------------|---------------------------------------------------------------------------------------------------------|--|--|--|
| A1           | PWDN   | Function<br>(default= 0)  | Power Down Mode Selection-active high, internal pull-down resister 0: Normal mode 1: Power down mode    |  |  |  |
| A2           | AVDD   | Power                     | nalog power supply(V <sub>DD-A</sub> =2.45 to 2.8 VDC)                                                  |  |  |  |
| A3           | SIO_D  | I/O                       | SCCB serial interface data I/O                                                                          |  |  |  |
| A4           | D2     | Output                    | Output bit[2]- LSB for 8-bit YUV or RGB565/RGB555                                                       |  |  |  |
| A5           | D4     | Output                    | Output bit[4]                                                                                           |  |  |  |
| B1           | VREF   | $V_{REF}$                 | Internal voltage reference-connect to ground through 1µF capacitor                                      |  |  |  |
| B2           | NVDD   | $V_{REF}$                 | Voltage reference                                                                                       |  |  |  |
| В3           | AGND   | Power                     | Analog ground                                                                                           |  |  |  |
| B4           | SIO_C  | Input                     | SCCB serial interface clock input                                                                       |  |  |  |
| B5           | D3     | Output                    | Output bit[3]                                                                                           |  |  |  |
| C1           | D0     | Output                    | Output bit[0] –LSB for 10-bit Raw RGB data only                                                         |  |  |  |
| C2           | DVDD   | Power                     | Power supply (V <sub>DD-C</sub> =1.8 VDC±10%) for digital core logic                                    |  |  |  |
| C4           | NC     | 74 4                      | No connection                                                                                           |  |  |  |
| C5           | D5     | Output                    | Output bit[5]                                                                                           |  |  |  |
| D1           | D1     | Output                    | Output bit [1]-for 10-bit RGB only                                                                      |  |  |  |
| D2           | VSYNC  | Output                    | Vertical sync output                                                                                    |  |  |  |
| D4           | NC     | 1 3                       | No connection                                                                                           |  |  |  |
| D5           | NC     | <u></u> -                 | No connection                                                                                           |  |  |  |
| E1           | HREF   | Output                    | HREF output                                                                                             |  |  |  |
| E2           | DOVDD  | Power                     | Digital power supply (V <sub>DD-IO</sub> =2.5 to 3.3 VDC) for I/O                                       |  |  |  |
| <b>E</b> 3   | RESET  | Function<br>(default = 0) | Clears all registers and resets them to their default values. Active high, internal pull-down resistor. |  |  |  |
| E4           | D8     | Output                    | Output bit[8]                                                                                           |  |  |  |
| E5           | D6     | Output                    | Output bit[6]                                                                                           |  |  |  |
| F1           | PCLK   | Output                    | Pixel clock output                                                                                      |  |  |  |
| F2           | XVCLK1 | Input                     | System clock input                                                                                      |  |  |  |
| F3           | DOGND  | Power                     | Digital ground                                                                                          |  |  |  |
| F4           | D9     | Output                    | Output bit[9]-MSB for10-bit Raw RGB data and 8-bit YUV or RGB565/RGB555                                 |  |  |  |
| F5           | D7     | Output                    | Output bit [7]                                                                                          |  |  |  |

NOTE:

D[9:2] for 8-bit YUV or RGB565/RGB555 (D[9]MSB, D[2]LSB)

D[9:0] for 10-bit Raw RGB data (D[9]MSB, D[0]LSB)

### **Electrical Characteristics**

**Absolute Maximum Ratings** 

| Absolute Maximum Natings                           |             |                                 |  |  |
|----------------------------------------------------|-------------|---------------------------------|--|--|
| Ambient Storage Temperature -                      |             | -40°C to 95°C                   |  |  |
|                                                    | $V_{DD-A}$  | 4.5V                            |  |  |
| Supply Voltages (with respect to Ground)           | $V_{DD-C}$  | 3V                              |  |  |
|                                                    | $V_{DD-IO}$ | 4.5V                            |  |  |
| All Input/Output Voltages (with respect to Ground) |             | -0.3V to V <sub>DD_IO</sub> +1V |  |  |
| ESD Rating, Human Body model                       |             | 2000V                           |  |  |

**NOTE:** Exceeding the Absolute Maximum ratings shown above invalidates all AC and DC electrical specifications and may result in permanent device damage.

DC Characteristics (-20°C < T<sub>A</sub> < 70°C)

| Symbol             | Parameter                     | Condition             | Min                      | Тур. | Max                      | Unit |
|--------------------|-------------------------------|-----------------------|--------------------------|------|--------------------------|------|
| V <sub>DD-A</sub>  | DC supply voltage – Analog    |                       | 2.45                     | 2.5  | 2.8                      | V    |
| V <sub>DD-C</sub>  | DC supply voltage – Core      |                       | 1.62                     | 1.8  | 1.98                     | V    |
| V <sub>DD-IO</sub> | DC supply voltage – I/O power | -                     | 2.25                     | 1    | 3.6                      | V    |
| Idda               | Active (Operating) Current    | See Note <sup>a</sup> |                          | 20   |                          | mA   |
| IDDS-SCCB          | Standby Current               | See Note <sup>b</sup> |                          | 1    |                          | mA   |
| IDDS-PWDN          | Standby Current               | See Note <sup>b</sup> |                          | 10   |                          | μΑ   |
| Vih                | Input voltage HIGH            | CMOS                  | 0.7 x V <sub>DD-IO</sub> |      |                          | V    |
| VIL                | Input voltage LOW             |                       |                          |      | 0.3 x V <sub>DD-IO</sub> | V    |
| Vон                | Output voltage HIGH           | CMOS                  | 0.9 x V <sub>DD-IO</sub> |      |                          | V    |
| Vol                | Output voltage LOW            |                       |                          |      | 0.1 x V <sub>DD-IO</sub> | V    |
| Іон                | Output current HIGH           | See Note <sup>c</sup> | 8                        |      |                          | mA   |
| lol                | Output current LOW            |                       | 15                       |      |                          | mA   |
| lL                 | Input/Output Leakage          | GND to VDD-IO         |                          |      | ± 1                      | μΑ   |

a.  $V_{DD-A} = 2.5V$ ,  $V_{DD-C} = 1.8V$ ,  $V_{DD-IO} = 3.0V$ ,

IDDA =  $\Sigma$ "{IDD-IO+ IDD-C + IDD-A}, fcLK = 24MHz at 7.5 fps YUV output, no I/O loading

b.  $V_{DD-A} = 2.5V$ ,  $V_{DD-C} = 1.8V$ ,  $V_{DD-IO} = 3.0V$ ,

IDDS:SCCB refers to a SCCB-initiated Standby, while IDDS:PWDN refers to a PWDN pin-initiated Standby

c. Standard Output Loading = 25pF,  $1.2K\Omega$ 

| Symbol               | nal and AC Characteristics (-20°C < T <sub>A</sub> < 7                                                                                                                                                                                                                                      | Min | Тур     | Max | Unit |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|-----|------|
|                      | l Characteristics                                                                                                                                                                                                                                                                           |     |         |     |      |
|                      | A/D Differential Non-Linearity                                                                                                                                                                                                                                                              |     | ± 1/2   |     | LSB  |
|                      | A/D Integral Non-Linearity                                                                                                                                                                                                                                                                  |     | ± 1     |     | LSB  |
|                      | AGC Range                                                                                                                                                                                                                                                                                   |     |         | 18  | dB   |
|                      | Red/Blue Adjustment Range                                                                                                                                                                                                                                                                   |     | 12      |     | dB   |
| Inputs (PW           | DN,CLK,RESET)                                                                                                                                                                                                                                                                               |     |         |     |      |
| $f_{CLK}$            | Input Clock Frequency                                                                                                                                                                                                                                                                       | 10  | 24      | 48  | MHz  |
| $t_{CLK}$            | Input Clock Period                                                                                                                                                                                                                                                                          | 21  | 42      | 100 | ns   |
| t <sub>CLK:DC</sub>  | Clock Duty Cycle                                                                                                                                                                                                                                                                            | 45  | 50      | 55  | %    |
| t <sub>S:RESET</sub> | Setting time after software/hardware reset                                                                                                                                                                                                                                                  |     |         | 11  | ms   |
| t <sub>S:REG</sub>   | Settling time for register change (10 frames required)                                                                                                                                                                                                                                      | a P | STA STA | 300 | ms   |
| SCCB Timir           | g (SIO_C and SIO_D)(see Figure 4)                                                                                                                                                                                                                                                           |     |         |     |      |
| $f_{SIO\_C}$         | Clock Frequency                                                                                                                                                                                                                                                                             |     |         | 400 | KHz  |
| $t_{LOW}$            | Clock Low Period                                                                                                                                                                                                                                                                            | 1.3 |         |     | μs   |
| $t_{high}$           | Clock High Period                                                                                                                                                                                                                                                                           | 600 |         |     | ns   |
| $t_{AA}$             | SIO_C low to Data Out valid                                                                                                                                                                                                                                                                 | 100 |         | 900 | ns   |
| $t_{ m BUF}$         | Bus free time before new START                                                                                                                                                                                                                                                              | 1.3 |         |     | μs   |
| t <sub>HD:STA</sub>  | START condition Hold time                                                                                                                                                                                                                                                                   | 600 |         |     | ns   |
| t <sub>SU:STA</sub>  | START condition Setup time                                                                                                                                                                                                                                                                  | 600 |         |     | ns   |
| t <sub>HD:DAT</sub>  | Data-in Hold time                                                                                                                                                                                                                                                                           | 0   |         |     | μs   |
| t <sub>SU:DAT</sub>  | Data-in Setup time                                                                                                                                                                                                                                                                          | 100 |         |     | ns   |
| t <sub>SU:STO</sub>  | STOP condition Setup time                                                                                                                                                                                                                                                                   | 600 |         |     | ns   |
| $t_R, t_F$           | SCCB Rise/Fall times                                                                                                                                                                                                                                                                        |     |         | 300 | ns   |
| $t_{DH}$             | Data-out Hold time                                                                                                                                                                                                                                                                          | 50  |         |     | ns   |
| Outputs (V           | SYNC, HREF, PCLK, and D[9:0](see Figure 5,6,7,8,9,10,                                                                                                                                                                                                                                       | 11) |         |     |      |
| $t_{PDV}$            | PCLK[↓] to Data-out Valid                                                                                                                                                                                                                                                                   |     |         | 5   | ns   |
| $t_{SU}$             | D[9:0] Setup time                                                                                                                                                                                                                                                                           | 15  |         |     | ns   |
| t <sub>HD</sub>      | D[9:0] Hold time                                                                                                                                                                                                                                                                            | 8   |         |     | ns   |
| t <sub>PHH</sub>     | PCLK[↓] to HREF[↑]                                                                                                                                                                                                                                                                          | 0   |         | 5   | ns   |
| $t_{ m PHL}$         | PCLK[\] to HREF[\]                                                                                                                                                                                                                                                                          | 0   |         | 5   | ns   |
| AC<br>Conditions     | <ul> <li>V<sub>DD</sub>: V<sub>DD-C</sub> = 1.8V, V<sub>DD-A</sub> = 2.5V, V<sub>DD-IO</sub> = 3.0V</li> <li>Rise/Fall Times: I/O: 5ns, Maximum SCCB: 300ns, Maximum</li> <li>Input Capacitance: 10pf</li> <li>Output Loading: 25pF, 1.2KΩ to 3V</li> <li>f<sub>CLK</sub>: 24MHz</li> </ul> |     |         |     |      |

## **Timing Specifications**

#### **SCCB Timing Diagram**



#### **Horizontal Timing**



#### **SXGA Frame Timing**



For Raw data,  $t_p$  = internal pixel clock For YUV/RGB,  $t_p$  = 2 x internal pixel clock

#### **VGA Frame Timing**



#### **QVGA Frame Timing**



#### **QQVGA Frame Timing**



#### **CIF Frame Timing**



#### **QCIF Frame Timing**



#### **QQCIF Frame Timing**



#### **RGB 565 OUTPUT TIMING DIAGRAM**



#### **RGB 555 OUTPUT TIMING DIAGRAM**



# **Light Response**



# **Outline Drawing**

